rk3399-pac 0.1.4

Peripheral Access Crate (PAC) for the RK3399 SoC from Rockchip
Documentation
#[doc = "Register `DENALI_PHY_801` reader"]
pub type R = crate::R<DenaliPhy801Spec>;
#[doc = "Register `DENALI_PHY_801` writer"]
pub type W = crate::W<DenaliPhy801Spec>;
#[doc = "Field `PHY_ADR1_CLK_WR_SLAVE_DELAY_2` reader - Address slice slave delay setting for address slice 2."]
pub type PhyAdr1ClkWrSlaveDelay2R = crate::FieldReader<u16>;
#[doc = "Field `PHY_ADR1_CLK_WR_SLAVE_DELAY_2` writer - Address slice slave delay setting for address slice 2."]
pub type PhyAdr1ClkWrSlaveDelay2W<'a, REG> = crate::FieldWriter<'a, REG, 11, u16>;
#[doc = "Field `PHY_ADR2_CLK_WR_SLAVE_DELAY_2` reader - Address slice slave delay setting for address slice 2."]
pub type PhyAdr2ClkWrSlaveDelay2R = crate::FieldReader<u16>;
#[doc = "Field `PHY_ADR2_CLK_WR_SLAVE_DELAY_2` writer - Address slice slave delay setting for address slice 2."]
pub type PhyAdr2ClkWrSlaveDelay2W<'a, REG> = crate::FieldWriter<'a, REG, 11, u16>;
impl R {
    #[doc = "Bits 0:10 - Address slice slave delay setting for address slice 2."]
    #[inline(always)]
    pub fn phy_adr1_clk_wr_slave_delay_2(&self) -> PhyAdr1ClkWrSlaveDelay2R {
        PhyAdr1ClkWrSlaveDelay2R::new((self.bits & 0x07ff) as u16)
    }
    #[doc = "Bits 16:26 - Address slice slave delay setting for address slice 2."]
    #[inline(always)]
    pub fn phy_adr2_clk_wr_slave_delay_2(&self) -> PhyAdr2ClkWrSlaveDelay2R {
        PhyAdr2ClkWrSlaveDelay2R::new(((self.bits >> 16) & 0x07ff) as u16)
    }
}
impl W {
    #[doc = "Bits 0:10 - Address slice slave delay setting for address slice 2."]
    #[inline(always)]
    #[must_use]
    pub fn phy_adr1_clk_wr_slave_delay_2(&mut self) -> PhyAdr1ClkWrSlaveDelay2W<DenaliPhy801Spec> {
        PhyAdr1ClkWrSlaveDelay2W::new(self, 0)
    }
    #[doc = "Bits 16:26 - Address slice slave delay setting for address slice 2."]
    #[inline(always)]
    #[must_use]
    pub fn phy_adr2_clk_wr_slave_delay_2(&mut self) -> PhyAdr2ClkWrSlaveDelay2W<DenaliPhy801Spec> {
        PhyAdr2ClkWrSlaveDelay2W::new(self, 16)
    }
}
#[doc = "\n\nYou can [`read`](crate::generic::Reg::read) this register and get [`denali_phy_801::R`](R).  You can [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero) this register using [`denali_phy_801::W`](W). You can also [`modify`](crate::generic::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
pub struct DenaliPhy801Spec;
impl crate::RegisterSpec for DenaliPhy801Spec {
    type Ux = u32;
}
#[doc = "`read()` method returns [`denali_phy_801::R`](R) reader structure"]
impl crate::Readable for DenaliPhy801Spec {}
#[doc = "`write(|w| ..)` method takes [`denali_phy_801::W`](W) writer structure"]
impl crate::Writable for DenaliPhy801Spec {
    type Safety = crate::Unsafe;
    const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
    const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
}
#[doc = "`reset()` method sets DENALI_PHY_801 to value 0"]
impl crate::Resettable for DenaliPhy801Spec {
    const RESET_VALUE: u32 = 0;
}