#[doc = "Register `DENALI_PHY_77` reader"]
pub type R = crate::R<DenaliPhy77Spec>;
#[doc = "Register `DENALI_PHY_77` writer"]
pub type W = crate::W<DenaliPhy77Spec>;
#[doc = "Field `PHY_RDDQS_DM_FALL_SLAVE_DELAY_0` reader - Falling edge read DQS slave delay setting for DM for slice 0."]
pub type PhyRddqsDmFallSlaveDelay0R = crate::FieldReader<u16>;
#[doc = "Field `PHY_RDDQS_DM_FALL_SLAVE_DELAY_0` writer - Falling edge read DQS slave delay setting for DM for slice 0."]
pub type PhyRddqsDmFallSlaveDelay0W<'a, REG> = crate::FieldWriter<'a, REG, 10, u16>;
#[doc = "Field `PHY_RDDQS_GATE_SLAVE_DELAY_0` reader - Read DQS slave delay setting for slice 0."]
pub type PhyRddqsGateSlaveDelay0R = crate::FieldReader<u16>;
#[doc = "Field `PHY_RDDQS_GATE_SLAVE_DELAY_0` writer - Read DQS slave delay setting for slice 0."]
pub type PhyRddqsGateSlaveDelay0W<'a, REG> = crate::FieldWriter<'a, REG, 10, u16>;
impl R {
#[doc = "Bits 0:9 - Falling edge read DQS slave delay setting for DM for slice 0."]
#[inline(always)]
pub fn phy_rddqs_dm_fall_slave_delay_0(&self) -> PhyRddqsDmFallSlaveDelay0R {
PhyRddqsDmFallSlaveDelay0R::new((self.bits & 0x03ff) as u16)
}
#[doc = "Bits 16:25 - Read DQS slave delay setting for slice 0."]
#[inline(always)]
pub fn phy_rddqs_gate_slave_delay_0(&self) -> PhyRddqsGateSlaveDelay0R {
PhyRddqsGateSlaveDelay0R::new(((self.bits >> 16) & 0x03ff) as u16)
}
}
impl W {
#[doc = "Bits 0:9 - Falling edge read DQS slave delay setting for DM for slice 0."]
#[inline(always)]
#[must_use]
pub fn phy_rddqs_dm_fall_slave_delay_0(
&mut self,
) -> PhyRddqsDmFallSlaveDelay0W<DenaliPhy77Spec> {
PhyRddqsDmFallSlaveDelay0W::new(self, 0)
}
#[doc = "Bits 16:25 - Read DQS slave delay setting for slice 0."]
#[inline(always)]
#[must_use]
pub fn phy_rddqs_gate_slave_delay_0(&mut self) -> PhyRddqsGateSlaveDelay0W<DenaliPhy77Spec> {
PhyRddqsGateSlaveDelay0W::new(self, 16)
}
}
#[doc = "\n\nYou can [`read`](crate::generic::Reg::read) this register and get [`denali_phy_77::R`](R). You can [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero) this register using [`denali_phy_77::W`](W). You can also [`modify`](crate::generic::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
pub struct DenaliPhy77Spec;
impl crate::RegisterSpec for DenaliPhy77Spec {
type Ux = u32;
}
#[doc = "`read()` method returns [`denali_phy_77::R`](R) reader structure"]
impl crate::Readable for DenaliPhy77Spec {}
#[doc = "`write(|w| ..)` method takes [`denali_phy_77::W`](W) writer structure"]
impl crate::Writable for DenaliPhy77Spec {
type Safety = crate::Unsafe;
const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
}
#[doc = "`reset()` method sets DENALI_PHY_77 to value 0"]
impl crate::Resettable for DenaliPhy77Spec {
const RESET_VALUE: u32 = 0;
}