rk3399-pac 0.1.4

Peripheral Access Crate (PAC) for the RK3399 SoC from Rockchip
Documentation
#[doc = "Register `DENALI_PHY_648` reader"]
pub type R = crate::R<DenaliPhy648Spec>;
#[doc = "Register `DENALI_PHY_648` writer"]
pub type W = crate::W<DenaliPhy648Spec>;
#[doc = "Field `PHY_ADR_DDL_MODE_1` reader - DDL mode for address slice 1."]
pub type PhyAdrDdlMode1R = crate::FieldReader<u16>;
#[doc = "Field `PHY_ADR_DDL_MODE_1` writer - DDL mode for address slice 1."]
pub type PhyAdrDdlMode1W<'a, REG> = crate::FieldWriter<'a, REG, 15, u16>;
impl R {
    #[doc = "Bits 0:14 - DDL mode for address slice 1."]
    #[inline(always)]
    pub fn phy_adr_ddl_mode_1(&self) -> PhyAdrDdlMode1R {
        PhyAdrDdlMode1R::new((self.bits & 0x7fff) as u16)
    }
}
impl W {
    #[doc = "Bits 0:14 - DDL mode for address slice 1."]
    #[inline(always)]
    #[must_use]
    pub fn phy_adr_ddl_mode_1(&mut self) -> PhyAdrDdlMode1W<DenaliPhy648Spec> {
        PhyAdrDdlMode1W::new(self, 0)
    }
}
#[doc = "\n\nYou can [`read`](crate::generic::Reg::read) this register and get [`denali_phy_648::R`](R).  You can [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero) this register using [`denali_phy_648::W`](W). You can also [`modify`](crate::generic::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
pub struct DenaliPhy648Spec;
impl crate::RegisterSpec for DenaliPhy648Spec {
    type Ux = u32;
}
#[doc = "`read()` method returns [`denali_phy_648::R`](R) reader structure"]
impl crate::Readable for DenaliPhy648Spec {}
#[doc = "`write(|w| ..)` method takes [`denali_phy_648::W`](W) writer structure"]
impl crate::Writable for DenaliPhy648Spec {
    type Safety = crate::Unsafe;
    const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
    const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
}
#[doc = "`reset()` method sets DENALI_PHY_648 to value 0"]
impl crate::Resettable for DenaliPhy648Spec {
    const RESET_VALUE: u32 = 0;
}