1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
#![allow(non_snake_case, non_upper_case_globals)]
#![allow(non_camel_case_types)]
//! Nested Vectored Interrupt Controller
//!
//! Used by: stm32h747cm4, stm32h747cm7
use crate::{RORegister, RWRegister};
#[cfg(not(feature = "nosync"))]
use core::marker::PhantomData;
/// Interrupt Set-Enable Register
pub mod ISER0 {
/// SETENA
pub mod SETENA {
/// Offset (0 bits)
pub const offset: u32 = 0;
/// Mask (32 bits: 0xffffffff << 0)
pub const mask: u32 = 0xffffffff << offset;
/// Read-only values (empty)
pub mod R {}
/// Write-only values (empty)
pub mod W {}
/// Read-write values (empty)
pub mod RW {}
}
}
/// Interrupt Set-Enable Register
pub mod ISER1 {
pub use super::ISER0::SETENA;
}
/// Interrupt Set-Enable Register
pub mod ISER2 {
pub use super::ISER0::SETENA;
}
/// Interrupt Clear-Enable Register
pub mod ICER0 {
/// CLRENA
pub mod CLRENA {
/// Offset (0 bits)
pub const offset: u32 = 0;
/// Mask (32 bits: 0xffffffff << 0)
pub const mask: u32 = 0xffffffff << offset;
/// Read-only values (empty)
pub mod R {}
/// Write-only values (empty)
pub mod W {}
/// Read-write values (empty)
pub mod RW {}
}
}
/// Interrupt Clear-Enable Register
pub mod ICER1 {
pub use super::ICER0::CLRENA;
}
/// Interrupt Clear-Enable Register
pub mod ICER2 {
pub use super::ICER0::CLRENA;
}
/// Interrupt Set-Pending Register
pub mod ISPR0 {
/// SETPEND
pub mod SETPEND {
/// Offset (0 bits)
pub const offset: u32 = 0;
/// Mask (32 bits: 0xffffffff << 0)
pub const mask: u32 = 0xffffffff << offset;
/// Read-only values (empty)
pub mod R {}
/// Write-only values (empty)
pub mod W {}
/// Read-write values (empty)
pub mod RW {}
}
}
/// Interrupt Set-Pending Register
pub mod ISPR1 {
pub use super::ISPR0::SETPEND;
}
/// Interrupt Set-Pending Register
pub mod ISPR2 {
pub use super::ISPR0::SETPEND;
}
/// Interrupt Clear-Pending Register
pub mod ICPR0 {
/// CLRPEND
pub mod CLRPEND {
/// Offset (0 bits)
pub const offset: u32 = 0;
/// Mask (32 bits: 0xffffffff << 0)
pub const mask: u32 = 0xffffffff << offset;
/// Read-only values (empty)
pub mod R {}
/// Write-only values (empty)
pub mod W {}
/// Read-write values (empty)
pub mod RW {}
}
}
/// Interrupt Clear-Pending Register
pub mod ICPR1 {
pub use super::ICPR0::CLRPEND;
}
/// Interrupt Clear-Pending Register
pub mod ICPR2 {
pub use super::ICPR0::CLRPEND;
}
/// Interrupt Active Bit Register
pub mod IABR0 {
/// ACTIVE
pub mod ACTIVE {
/// Offset (0 bits)
pub const offset: u32 = 0;
/// Mask (32 bits: 0xffffffff << 0)
pub const mask: u32 = 0xffffffff << offset;
/// Read-only values (empty)
pub mod R {}
/// Write-only values (empty)
pub mod W {}
/// Read-write values (empty)
pub mod RW {}
}
}
/// Interrupt Active Bit Register
pub mod IABR1 {
pub use super::IABR0::ACTIVE;
}
/// Interrupt Active Bit Register
pub mod IABR2 {
pub use super::IABR0::ACTIVE;
}
/// Interrupt Priority Register
pub mod IPR0 {
/// IPR_N0
pub mod IPR_N0 {
/// Offset (0 bits)
pub const offset: u32 = 0;
/// Mask (8 bits: 0xff << 0)
pub const mask: u32 = 0xff << offset;
/// Read-only values (empty)
pub mod R {}
/// Write-only values (empty)
pub mod W {}
/// Read-write values (empty)
pub mod RW {}
}
/// IPR_N1
pub mod IPR_N1 {
/// Offset (8 bits)
pub const offset: u32 = 8;
/// Mask (8 bits: 0xff << 8)
pub const mask: u32 = 0xff << offset;
/// Read-only values (empty)
pub mod R {}
/// Write-only values (empty)
pub mod W {}
/// Read-write values (empty)
pub mod RW {}
}
/// IPR_N2
pub mod IPR_N2 {
/// Offset (16 bits)
pub const offset: u32 = 16;
/// Mask (8 bits: 0xff << 16)
pub const mask: u32 = 0xff << offset;
/// Read-only values (empty)
pub mod R {}
/// Write-only values (empty)
pub mod W {}
/// Read-write values (empty)
pub mod RW {}
}
/// IPR_N3
pub mod IPR_N3 {
/// Offset (24 bits)
pub const offset: u32 = 24;
/// Mask (8 bits: 0xff << 24)
pub const mask: u32 = 0xff << offset;
/// Read-only values (empty)
pub mod R {}
/// Write-only values (empty)
pub mod W {}
/// Read-write values (empty)
pub mod RW {}
}
}
/// Interrupt Priority Register
pub mod IPR1 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR2 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR3 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR4 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR5 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR6 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR7 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR8 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR9 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR10 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR11 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR12 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR13 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR14 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR15 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR16 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR17 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR18 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR19 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR20 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR21 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR22 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR23 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR24 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR25 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR26 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR27 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR28 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR29 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR30 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR31 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR32 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR33 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR34 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR35 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR36 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR37 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Priority Register
pub mod IPR38 {
pub use super::IPR0::IPR_N0;
pub use super::IPR0::IPR_N1;
pub use super::IPR0::IPR_N2;
pub use super::IPR0::IPR_N3;
}
/// Interrupt Set-Enable Register
pub mod ISER3 {}
/// Interrupt Clear-Enable Register
pub mod ICER3 {}
/// Interrupt Set-Pending Register
pub mod ISPR3 {}
/// Interrupt Clear-Pending Register
pub mod ICPR3 {}
/// Interrupt Active Bit Register
pub mod IABR3 {}
#[repr(C)]
pub struct RegisterBlock {
/// Interrupt Set-Enable Register
pub ISER0: RWRegister<u32>,
/// Interrupt Set-Enable Register
pub ISER1: RWRegister<u32>,
/// Interrupt Set-Enable Register
pub ISER2: RWRegister<u32>,
/// Interrupt Set-Enable Register
pub ISER3: RWRegister<u32>,
_reserved1: [u32; 28],
/// Interrupt Clear-Enable Register
pub ICER0: RWRegister<u32>,
/// Interrupt Clear-Enable Register
pub ICER1: RWRegister<u32>,
/// Interrupt Clear-Enable Register
pub ICER2: RWRegister<u32>,
/// Interrupt Clear-Enable Register
pub ICER3: RWRegister<u32>,
_reserved2: [u32; 28],
/// Interrupt Set-Pending Register
pub ISPR0: RWRegister<u32>,
/// Interrupt Set-Pending Register
pub ISPR1: RWRegister<u32>,
/// Interrupt Set-Pending Register
pub ISPR2: RWRegister<u32>,
/// Interrupt Set-Pending Register
pub ISPR3: RWRegister<u32>,
_reserved3: [u32; 28],
/// Interrupt Clear-Pending Register
pub ICPR0: RWRegister<u32>,
/// Interrupt Clear-Pending Register
pub ICPR1: RWRegister<u32>,
/// Interrupt Clear-Pending Register
pub ICPR2: RWRegister<u32>,
_reserved4: [u32; 13],
/// Interrupt Clear-Pending Register
pub ICPR3: RWRegister<u32>,
_reserved5: [u32; 15],
/// Interrupt Active Bit Register
pub IABR0: RORegister<u32>,
/// Interrupt Active Bit Register
pub IABR1: RORegister<u32>,
/// Interrupt Active Bit Register
pub IABR2: RORegister<u32>,
/// Interrupt Active Bit Register
pub IABR3: RWRegister<u32>,
_reserved6: [u32; 60],
/// Interrupt Priority Register
pub IPR0: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR1: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR2: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR3: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR4: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR5: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR6: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR7: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR8: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR9: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR10: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR11: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR12: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR13: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR14: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR15: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR16: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR17: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR18: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR19: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR20: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR21: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR22: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR23: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR24: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR25: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR26: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR27: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR28: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR29: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR30: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR31: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR32: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR33: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR34: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR35: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR36: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR37: RWRegister<u32>,
/// Interrupt Priority Register
pub IPR38: RWRegister<u32>,
}
pub struct ResetValues {
pub ISER0: u32,
pub ISER1: u32,
pub ISER2: u32,
pub ISER3: u32,
pub ICER0: u32,
pub ICER1: u32,
pub ICER2: u32,
pub ICER3: u32,
pub ISPR0: u32,
pub ISPR1: u32,
pub ISPR2: u32,
pub ISPR3: u32,
pub ICPR0: u32,
pub ICPR1: u32,
pub ICPR2: u32,
pub ICPR3: u32,
pub IABR0: u32,
pub IABR1: u32,
pub IABR2: u32,
pub IABR3: u32,
pub IPR0: u32,
pub IPR1: u32,
pub IPR2: u32,
pub IPR3: u32,
pub IPR4: u32,
pub IPR5: u32,
pub IPR6: u32,
pub IPR7: u32,
pub IPR8: u32,
pub IPR9: u32,
pub IPR10: u32,
pub IPR11: u32,
pub IPR12: u32,
pub IPR13: u32,
pub IPR14: u32,
pub IPR15: u32,
pub IPR16: u32,
pub IPR17: u32,
pub IPR18: u32,
pub IPR19: u32,
pub IPR20: u32,
pub IPR21: u32,
pub IPR22: u32,
pub IPR23: u32,
pub IPR24: u32,
pub IPR25: u32,
pub IPR26: u32,
pub IPR27: u32,
pub IPR28: u32,
pub IPR29: u32,
pub IPR30: u32,
pub IPR31: u32,
pub IPR32: u32,
pub IPR33: u32,
pub IPR34: u32,
pub IPR35: u32,
pub IPR36: u32,
pub IPR37: u32,
pub IPR38: u32,
}
#[cfg(not(feature = "nosync"))]
pub struct Instance {
pub(crate) addr: u32,
pub(crate) _marker: PhantomData<*const RegisterBlock>,
}
#[cfg(not(feature = "nosync"))]
impl ::core::ops::Deref for Instance {
type Target = RegisterBlock;
#[inline(always)]
fn deref(&self) -> &RegisterBlock {
unsafe { &*(self.addr as *const _) }
}
}
#[cfg(feature = "rtic")]
unsafe impl Send for Instance {}