1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
///Register `IDMABAR` reader
pub type R = crate::R<IDMABARrs>;
///Register `IDMABAR` writer
pub type W = crate::W<IDMABARrs>;
///Field `IDMABA` reader - IDMABA
pub type IDMABA_R = crate::FieldReader<u32>;
///Field `IDMABA` writer - IDMABA
pub type IDMABA_W<'a, REG> = crate::FieldWriter<'a, REG, 30, u32>;
impl R {
///Bits 2:31 - IDMABA
#[inline(always)]
pub fn idmaba(&self) -> IDMABA_R {
IDMABA_R::new((self.bits >> 2) & 0x3fff_ffff)
}
}
impl core::fmt::Debug for R {
fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
f.debug_struct("IDMABAR")
.field("idmaba", &self.idmaba())
.finish()
}
}
impl W {
///Bits 2:31 - IDMABA
#[inline(always)]
pub fn idmaba(&mut self) -> IDMABA_W<IDMABARrs> {
IDMABA_W::new(self, 2)
}
}
/**SDMMC IDMA linked list memory base register
You can [`read`](crate::Reg::read) this register and get [`idmabar::R`](R). You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`idmabar::W`](W). You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32MP153.html#SDMMC1:IDMABAR)*/
pub struct IDMABARrs;
impl crate::RegisterSpec for IDMABARrs {
type Ux = u32;
}
///`read()` method returns [`idmabar::R`](R) reader structure
impl crate::Readable for IDMABARrs {}
///`write(|w| ..)` method takes [`idmabar::W`](W) writer structure
impl crate::Writable for IDMABARrs {
type Safety = crate::Unsafe;
}
///`reset()` method sets IDMABAR to value 0
impl crate::Resettable for IDMABARrs {}