esp32c5 0.2.2

Peripheral access crate for the ESP32-C5
Documentation
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
#[doc = "Register `EVT_ST2` reader"]
pub type R = crate::R<EVT_ST2_SPEC>;
#[doc = "Register `EVT_ST2` writer"]
pub type W = crate::W<EVT_ST2_SPEC>;
#[doc = "Field `MCPWM0_EVT_OP2_TEA_ST` reader - Represents MCPWM0_evt_op2_tea trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_OP2_TEA_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_EVT_OP2_TEA_ST` writer - Represents MCPWM0_evt_op2_tea trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_OP2_TEA_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_EVT_OP0_TEB_ST` reader - Represents MCPWM0_evt_op0_teb trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_OP0_TEB_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_EVT_OP0_TEB_ST` writer - Represents MCPWM0_evt_op0_teb trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_OP0_TEB_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_EVT_OP1_TEB_ST` reader - Represents MCPWM0_evt_op1_teb trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_OP1_TEB_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_EVT_OP1_TEB_ST` writer - Represents MCPWM0_evt_op1_teb trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_OP1_TEB_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_EVT_OP2_TEB_ST` reader - Represents MCPWM0_evt_op2_teb trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_OP2_TEB_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_EVT_OP2_TEB_ST` writer - Represents MCPWM0_evt_op2_teb trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_OP2_TEB_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_EVT_F0_ST` reader - Represents MCPWM0_evt_f0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_F0_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_EVT_F0_ST` writer - Represents MCPWM0_evt_f0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_F0_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_EVT_F1_ST` reader - Represents MCPWM0_evt_f1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_F1_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_EVT_F1_ST` writer - Represents MCPWM0_evt_f1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_F1_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_EVT_F2_ST` reader - Represents MCPWM0_evt_f2 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_F2_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_EVT_F2_ST` writer - Represents MCPWM0_evt_f2 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_F2_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_EVT_F0_CLR_ST` reader - Represents MCPWM0_evt_f0_clr trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_F0_CLR_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_EVT_F0_CLR_ST` writer - Represents MCPWM0_evt_f0_clr trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_F0_CLR_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_EVT_F1_CLR_ST` reader - Represents MCPWM0_evt_f1_clr trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_F1_CLR_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_EVT_F1_CLR_ST` writer - Represents MCPWM0_evt_f1_clr trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_F1_CLR_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_EVT_F2_CLR_ST` reader - Represents MCPWM0_evt_f2_clr trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_F2_CLR_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_EVT_F2_CLR_ST` writer - Represents MCPWM0_evt_f2_clr trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_F2_CLR_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_EVT_TZ0_CBC_ST` reader - Represents MCPWM0_evt_tz0_cbc trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_TZ0_CBC_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_EVT_TZ0_CBC_ST` writer - Represents MCPWM0_evt_tz0_cbc trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_TZ0_CBC_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_EVT_TZ1_CBC_ST` reader - Represents MCPWM0_evt_tz1_cbc trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_TZ1_CBC_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_EVT_TZ1_CBC_ST` writer - Represents MCPWM0_evt_tz1_cbc trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_TZ1_CBC_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_EVT_TZ2_CBC_ST` reader - Represents MCPWM0_evt_tz2_cbc trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_TZ2_CBC_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_EVT_TZ2_CBC_ST` writer - Represents MCPWM0_evt_tz2_cbc trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_TZ2_CBC_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_EVT_TZ0_OST_ST` reader - Represents MCPWM0_evt_tz0_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_TZ0_OST_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_EVT_TZ0_OST_ST` writer - Represents MCPWM0_evt_tz0_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_TZ0_OST_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_EVT_TZ1_OST_ST` reader - Represents MCPWM0_evt_tz1_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_TZ1_OST_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_EVT_TZ1_OST_ST` writer - Represents MCPWM0_evt_tz1_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_TZ1_OST_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_EVT_TZ2_OST_ST` reader - Represents MCPWM0_evt_tz2_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_TZ2_OST_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_EVT_TZ2_OST_ST` writer - Represents MCPWM0_evt_tz2_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_TZ2_OST_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_EVT_CAP0_ST` reader - Represents MCPWM0_evt_cap0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_CAP0_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_EVT_CAP0_ST` writer - Represents MCPWM0_evt_cap0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_CAP0_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_EVT_CAP1_ST` reader - Represents MCPWM0_evt_cap1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_CAP1_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_EVT_CAP1_ST` writer - Represents MCPWM0_evt_cap1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_CAP1_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_EVT_CAP2_ST` reader - Represents MCPWM0_evt_cap2 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_CAP2_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_EVT_CAP2_ST` writer - Represents MCPWM0_evt_cap2 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_CAP2_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_EVT_OP0_TEE1_ST` reader - Represents MCPWM0_evt_op0_tee1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_OP0_TEE1_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_EVT_OP0_TEE1_ST` writer - Represents MCPWM0_evt_op0_tee1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_OP0_TEE1_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_EVT_OP1_TEE1_ST` reader - Represents MCPWM0_evt_op1_tee1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_OP1_TEE1_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_EVT_OP1_TEE1_ST` writer - Represents MCPWM0_evt_op1_tee1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_OP1_TEE1_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_EVT_OP2_TEE1_ST` reader - Represents MCPWM0_evt_op2_tee1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_OP2_TEE1_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_EVT_OP2_TEE1_ST` writer - Represents MCPWM0_evt_op2_tee1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_OP2_TEE1_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_EVT_OP0_TEE2_ST` reader - Represents MCPWM0_evt_op0_tee2 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_OP0_TEE2_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_EVT_OP0_TEE2_ST` writer - Represents MCPWM0_evt_op0_tee2 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_OP0_TEE2_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_EVT_OP1_TEE2_ST` reader - Represents MCPWM0_evt_op1_tee2 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_OP1_TEE2_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_EVT_OP1_TEE2_ST` writer - Represents MCPWM0_evt_op1_tee2 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_OP1_TEE2_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_EVT_OP2_TEE2_ST` reader - Represents MCPWM0_evt_op2_tee2 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_OP2_TEE2_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_EVT_OP2_TEE2_ST` writer - Represents MCPWM0_evt_op2_tee2 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_EVT_OP2_TEE2_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `ADC_EVT_CONV_CMPLT0_ST` reader - Represents ADC_evt_conv_cmplt0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type ADC_EVT_CONV_CMPLT0_ST_R = crate::BitReader;
#[doc = "Field `ADC_EVT_CONV_CMPLT0_ST` writer - Represents ADC_evt_conv_cmplt0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type ADC_EVT_CONV_CMPLT0_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `ADC_EVT_EQ_ABOVE_THRESH0_ST` reader - Represents ADC_evt_eq_above_thresh0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type ADC_EVT_EQ_ABOVE_THRESH0_ST_R = crate::BitReader;
#[doc = "Field `ADC_EVT_EQ_ABOVE_THRESH0_ST` writer - Represents ADC_evt_eq_above_thresh0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type ADC_EVT_EQ_ABOVE_THRESH0_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `ADC_EVT_EQ_ABOVE_THRESH1_ST` reader - Represents ADC_evt_eq_above_thresh1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type ADC_EVT_EQ_ABOVE_THRESH1_ST_R = crate::BitReader;
#[doc = "Field `ADC_EVT_EQ_ABOVE_THRESH1_ST` writer - Represents ADC_evt_eq_above_thresh1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type ADC_EVT_EQ_ABOVE_THRESH1_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `ADC_EVT_EQ_BELOW_THRESH0_ST` reader - Represents ADC_evt_eq_below_thresh0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type ADC_EVT_EQ_BELOW_THRESH0_ST_R = crate::BitReader;
#[doc = "Field `ADC_EVT_EQ_BELOW_THRESH0_ST` writer - Represents ADC_evt_eq_below_thresh0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type ADC_EVT_EQ_BELOW_THRESH0_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `ADC_EVT_EQ_BELOW_THRESH1_ST` reader - Represents ADC_evt_eq_below_thresh1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type ADC_EVT_EQ_BELOW_THRESH1_ST_R = crate::BitReader;
#[doc = "Field `ADC_EVT_EQ_BELOW_THRESH1_ST` writer - Represents ADC_evt_eq_below_thresh1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type ADC_EVT_EQ_BELOW_THRESH1_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `ADC_EVT_RESULT_DONE0_ST` reader - Represents ADC_evt_result_done0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type ADC_EVT_RESULT_DONE0_ST_R = crate::BitReader;
#[doc = "Field `ADC_EVT_RESULT_DONE0_ST` writer - Represents ADC_evt_result_done0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type ADC_EVT_RESULT_DONE0_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `ADC_EVT_STOPPED0_ST` reader - Represents ADC_evt_stopped0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type ADC_EVT_STOPPED0_ST_R = crate::BitReader;
#[doc = "Field `ADC_EVT_STOPPED0_ST` writer - Represents ADC_evt_stopped0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type ADC_EVT_STOPPED0_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
impl R {
    #[doc = "Bit 0 - Represents MCPWM0_evt_op2_tea trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_op2_tea_st(&self) -> MCPWM0_EVT_OP2_TEA_ST_R {
        MCPWM0_EVT_OP2_TEA_ST_R::new((self.bits & 1) != 0)
    }
    #[doc = "Bit 1 - Represents MCPWM0_evt_op0_teb trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_op0_teb_st(&self) -> MCPWM0_EVT_OP0_TEB_ST_R {
        MCPWM0_EVT_OP0_TEB_ST_R::new(((self.bits >> 1) & 1) != 0)
    }
    #[doc = "Bit 2 - Represents MCPWM0_evt_op1_teb trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_op1_teb_st(&self) -> MCPWM0_EVT_OP1_TEB_ST_R {
        MCPWM0_EVT_OP1_TEB_ST_R::new(((self.bits >> 2) & 1) != 0)
    }
    #[doc = "Bit 3 - Represents MCPWM0_evt_op2_teb trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_op2_teb_st(&self) -> MCPWM0_EVT_OP2_TEB_ST_R {
        MCPWM0_EVT_OP2_TEB_ST_R::new(((self.bits >> 3) & 1) != 0)
    }
    #[doc = "Bit 4 - Represents MCPWM0_evt_f0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_f0_st(&self) -> MCPWM0_EVT_F0_ST_R {
        MCPWM0_EVT_F0_ST_R::new(((self.bits >> 4) & 1) != 0)
    }
    #[doc = "Bit 5 - Represents MCPWM0_evt_f1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_f1_st(&self) -> MCPWM0_EVT_F1_ST_R {
        MCPWM0_EVT_F1_ST_R::new(((self.bits >> 5) & 1) != 0)
    }
    #[doc = "Bit 6 - Represents MCPWM0_evt_f2 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_f2_st(&self) -> MCPWM0_EVT_F2_ST_R {
        MCPWM0_EVT_F2_ST_R::new(((self.bits >> 6) & 1) != 0)
    }
    #[doc = "Bit 7 - Represents MCPWM0_evt_f0_clr trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_f0_clr_st(&self) -> MCPWM0_EVT_F0_CLR_ST_R {
        MCPWM0_EVT_F0_CLR_ST_R::new(((self.bits >> 7) & 1) != 0)
    }
    #[doc = "Bit 8 - Represents MCPWM0_evt_f1_clr trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_f1_clr_st(&self) -> MCPWM0_EVT_F1_CLR_ST_R {
        MCPWM0_EVT_F1_CLR_ST_R::new(((self.bits >> 8) & 1) != 0)
    }
    #[doc = "Bit 9 - Represents MCPWM0_evt_f2_clr trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_f2_clr_st(&self) -> MCPWM0_EVT_F2_CLR_ST_R {
        MCPWM0_EVT_F2_CLR_ST_R::new(((self.bits >> 9) & 1) != 0)
    }
    #[doc = "Bit 10 - Represents MCPWM0_evt_tz0_cbc trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_tz0_cbc_st(&self) -> MCPWM0_EVT_TZ0_CBC_ST_R {
        MCPWM0_EVT_TZ0_CBC_ST_R::new(((self.bits >> 10) & 1) != 0)
    }
    #[doc = "Bit 11 - Represents MCPWM0_evt_tz1_cbc trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_tz1_cbc_st(&self) -> MCPWM0_EVT_TZ1_CBC_ST_R {
        MCPWM0_EVT_TZ1_CBC_ST_R::new(((self.bits >> 11) & 1) != 0)
    }
    #[doc = "Bit 12 - Represents MCPWM0_evt_tz2_cbc trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_tz2_cbc_st(&self) -> MCPWM0_EVT_TZ2_CBC_ST_R {
        MCPWM0_EVT_TZ2_CBC_ST_R::new(((self.bits >> 12) & 1) != 0)
    }
    #[doc = "Bit 13 - Represents MCPWM0_evt_tz0_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_tz0_ost_st(&self) -> MCPWM0_EVT_TZ0_OST_ST_R {
        MCPWM0_EVT_TZ0_OST_ST_R::new(((self.bits >> 13) & 1) != 0)
    }
    #[doc = "Bit 14 - Represents MCPWM0_evt_tz1_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_tz1_ost_st(&self) -> MCPWM0_EVT_TZ1_OST_ST_R {
        MCPWM0_EVT_TZ1_OST_ST_R::new(((self.bits >> 14) & 1) != 0)
    }
    #[doc = "Bit 15 - Represents MCPWM0_evt_tz2_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_tz2_ost_st(&self) -> MCPWM0_EVT_TZ2_OST_ST_R {
        MCPWM0_EVT_TZ2_OST_ST_R::new(((self.bits >> 15) & 1) != 0)
    }
    #[doc = "Bit 16 - Represents MCPWM0_evt_cap0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_cap0_st(&self) -> MCPWM0_EVT_CAP0_ST_R {
        MCPWM0_EVT_CAP0_ST_R::new(((self.bits >> 16) & 1) != 0)
    }
    #[doc = "Bit 17 - Represents MCPWM0_evt_cap1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_cap1_st(&self) -> MCPWM0_EVT_CAP1_ST_R {
        MCPWM0_EVT_CAP1_ST_R::new(((self.bits >> 17) & 1) != 0)
    }
    #[doc = "Bit 18 - Represents MCPWM0_evt_cap2 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_cap2_st(&self) -> MCPWM0_EVT_CAP2_ST_R {
        MCPWM0_EVT_CAP2_ST_R::new(((self.bits >> 18) & 1) != 0)
    }
    #[doc = "Bit 19 - Represents MCPWM0_evt_op0_tee1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_op0_tee1_st(&self) -> MCPWM0_EVT_OP0_TEE1_ST_R {
        MCPWM0_EVT_OP0_TEE1_ST_R::new(((self.bits >> 19) & 1) != 0)
    }
    #[doc = "Bit 20 - Represents MCPWM0_evt_op1_tee1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_op1_tee1_st(&self) -> MCPWM0_EVT_OP1_TEE1_ST_R {
        MCPWM0_EVT_OP1_TEE1_ST_R::new(((self.bits >> 20) & 1) != 0)
    }
    #[doc = "Bit 21 - Represents MCPWM0_evt_op2_tee1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_op2_tee1_st(&self) -> MCPWM0_EVT_OP2_TEE1_ST_R {
        MCPWM0_EVT_OP2_TEE1_ST_R::new(((self.bits >> 21) & 1) != 0)
    }
    #[doc = "Bit 22 - Represents MCPWM0_evt_op0_tee2 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_op0_tee2_st(&self) -> MCPWM0_EVT_OP0_TEE2_ST_R {
        MCPWM0_EVT_OP0_TEE2_ST_R::new(((self.bits >> 22) & 1) != 0)
    }
    #[doc = "Bit 23 - Represents MCPWM0_evt_op1_tee2 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_op1_tee2_st(&self) -> MCPWM0_EVT_OP1_TEE2_ST_R {
        MCPWM0_EVT_OP1_TEE2_ST_R::new(((self.bits >> 23) & 1) != 0)
    }
    #[doc = "Bit 24 - Represents MCPWM0_evt_op2_tee2 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_op2_tee2_st(&self) -> MCPWM0_EVT_OP2_TEE2_ST_R {
        MCPWM0_EVT_OP2_TEE2_ST_R::new(((self.bits >> 24) & 1) != 0)
    }
    #[doc = "Bit 25 - Represents ADC_evt_conv_cmplt0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn adc_evt_conv_cmplt0_st(&self) -> ADC_EVT_CONV_CMPLT0_ST_R {
        ADC_EVT_CONV_CMPLT0_ST_R::new(((self.bits >> 25) & 1) != 0)
    }
    #[doc = "Bit 26 - Represents ADC_evt_eq_above_thresh0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn adc_evt_eq_above_thresh0_st(&self) -> ADC_EVT_EQ_ABOVE_THRESH0_ST_R {
        ADC_EVT_EQ_ABOVE_THRESH0_ST_R::new(((self.bits >> 26) & 1) != 0)
    }
    #[doc = "Bit 27 - Represents ADC_evt_eq_above_thresh1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn adc_evt_eq_above_thresh1_st(&self) -> ADC_EVT_EQ_ABOVE_THRESH1_ST_R {
        ADC_EVT_EQ_ABOVE_THRESH1_ST_R::new(((self.bits >> 27) & 1) != 0)
    }
    #[doc = "Bit 28 - Represents ADC_evt_eq_below_thresh0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn adc_evt_eq_below_thresh0_st(&self) -> ADC_EVT_EQ_BELOW_THRESH0_ST_R {
        ADC_EVT_EQ_BELOW_THRESH0_ST_R::new(((self.bits >> 28) & 1) != 0)
    }
    #[doc = "Bit 29 - Represents ADC_evt_eq_below_thresh1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn adc_evt_eq_below_thresh1_st(&self) -> ADC_EVT_EQ_BELOW_THRESH1_ST_R {
        ADC_EVT_EQ_BELOW_THRESH1_ST_R::new(((self.bits >> 29) & 1) != 0)
    }
    #[doc = "Bit 30 - Represents ADC_evt_result_done0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn adc_evt_result_done0_st(&self) -> ADC_EVT_RESULT_DONE0_ST_R {
        ADC_EVT_RESULT_DONE0_ST_R::new(((self.bits >> 30) & 1) != 0)
    }
    #[doc = "Bit 31 - Represents ADC_evt_stopped0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn adc_evt_stopped0_st(&self) -> ADC_EVT_STOPPED0_ST_R {
        ADC_EVT_STOPPED0_ST_R::new(((self.bits >> 31) & 1) != 0)
    }
}
#[cfg(feature = "impl-register-debug")]
impl core::fmt::Debug for R {
    fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
        f.debug_struct("EVT_ST2")
            .field("mcpwm0_evt_op2_tea_st", &self.mcpwm0_evt_op2_tea_st())
            .field("mcpwm0_evt_op0_teb_st", &self.mcpwm0_evt_op0_teb_st())
            .field("mcpwm0_evt_op1_teb_st", &self.mcpwm0_evt_op1_teb_st())
            .field("mcpwm0_evt_op2_teb_st", &self.mcpwm0_evt_op2_teb_st())
            .field("mcpwm0_evt_f0_st", &self.mcpwm0_evt_f0_st())
            .field("mcpwm0_evt_f1_st", &self.mcpwm0_evt_f1_st())
            .field("mcpwm0_evt_f2_st", &self.mcpwm0_evt_f2_st())
            .field("mcpwm0_evt_f0_clr_st", &self.mcpwm0_evt_f0_clr_st())
            .field("mcpwm0_evt_f1_clr_st", &self.mcpwm0_evt_f1_clr_st())
            .field("mcpwm0_evt_f2_clr_st", &self.mcpwm0_evt_f2_clr_st())
            .field("mcpwm0_evt_tz0_cbc_st", &self.mcpwm0_evt_tz0_cbc_st())
            .field("mcpwm0_evt_tz1_cbc_st", &self.mcpwm0_evt_tz1_cbc_st())
            .field("mcpwm0_evt_tz2_cbc_st", &self.mcpwm0_evt_tz2_cbc_st())
            .field("mcpwm0_evt_tz0_ost_st", &self.mcpwm0_evt_tz0_ost_st())
            .field("mcpwm0_evt_tz1_ost_st", &self.mcpwm0_evt_tz1_ost_st())
            .field("mcpwm0_evt_tz2_ost_st", &self.mcpwm0_evt_tz2_ost_st())
            .field("mcpwm0_evt_cap0_st", &self.mcpwm0_evt_cap0_st())
            .field("mcpwm0_evt_cap1_st", &self.mcpwm0_evt_cap1_st())
            .field("mcpwm0_evt_cap2_st", &self.mcpwm0_evt_cap2_st())
            .field("mcpwm0_evt_op0_tee1_st", &self.mcpwm0_evt_op0_tee1_st())
            .field("mcpwm0_evt_op1_tee1_st", &self.mcpwm0_evt_op1_tee1_st())
            .field("mcpwm0_evt_op2_tee1_st", &self.mcpwm0_evt_op2_tee1_st())
            .field("mcpwm0_evt_op0_tee2_st", &self.mcpwm0_evt_op0_tee2_st())
            .field("mcpwm0_evt_op1_tee2_st", &self.mcpwm0_evt_op1_tee2_st())
            .field("mcpwm0_evt_op2_tee2_st", &self.mcpwm0_evt_op2_tee2_st())
            .field("adc_evt_conv_cmplt0_st", &self.adc_evt_conv_cmplt0_st())
            .field(
                "adc_evt_eq_above_thresh0_st",
                &self.adc_evt_eq_above_thresh0_st(),
            )
            .field(
                "adc_evt_eq_above_thresh1_st",
                &self.adc_evt_eq_above_thresh1_st(),
            )
            .field(
                "adc_evt_eq_below_thresh0_st",
                &self.adc_evt_eq_below_thresh0_st(),
            )
            .field(
                "adc_evt_eq_below_thresh1_st",
                &self.adc_evt_eq_below_thresh1_st(),
            )
            .field("adc_evt_result_done0_st", &self.adc_evt_result_done0_st())
            .field("adc_evt_stopped0_st", &self.adc_evt_stopped0_st())
            .finish()
    }
}
impl W {
    #[doc = "Bit 0 - Represents MCPWM0_evt_op2_tea trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_op2_tea_st(&mut self) -> MCPWM0_EVT_OP2_TEA_ST_W<'_, EVT_ST2_SPEC> {
        MCPWM0_EVT_OP2_TEA_ST_W::new(self, 0)
    }
    #[doc = "Bit 1 - Represents MCPWM0_evt_op0_teb trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_op0_teb_st(&mut self) -> MCPWM0_EVT_OP0_TEB_ST_W<'_, EVT_ST2_SPEC> {
        MCPWM0_EVT_OP0_TEB_ST_W::new(self, 1)
    }
    #[doc = "Bit 2 - Represents MCPWM0_evt_op1_teb trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_op1_teb_st(&mut self) -> MCPWM0_EVT_OP1_TEB_ST_W<'_, EVT_ST2_SPEC> {
        MCPWM0_EVT_OP1_TEB_ST_W::new(self, 2)
    }
    #[doc = "Bit 3 - Represents MCPWM0_evt_op2_teb trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_op2_teb_st(&mut self) -> MCPWM0_EVT_OP2_TEB_ST_W<'_, EVT_ST2_SPEC> {
        MCPWM0_EVT_OP2_TEB_ST_W::new(self, 3)
    }
    #[doc = "Bit 4 - Represents MCPWM0_evt_f0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_f0_st(&mut self) -> MCPWM0_EVT_F0_ST_W<'_, EVT_ST2_SPEC> {
        MCPWM0_EVT_F0_ST_W::new(self, 4)
    }
    #[doc = "Bit 5 - Represents MCPWM0_evt_f1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_f1_st(&mut self) -> MCPWM0_EVT_F1_ST_W<'_, EVT_ST2_SPEC> {
        MCPWM0_EVT_F1_ST_W::new(self, 5)
    }
    #[doc = "Bit 6 - Represents MCPWM0_evt_f2 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_f2_st(&mut self) -> MCPWM0_EVT_F2_ST_W<'_, EVT_ST2_SPEC> {
        MCPWM0_EVT_F2_ST_W::new(self, 6)
    }
    #[doc = "Bit 7 - Represents MCPWM0_evt_f0_clr trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_f0_clr_st(&mut self) -> MCPWM0_EVT_F0_CLR_ST_W<'_, EVT_ST2_SPEC> {
        MCPWM0_EVT_F0_CLR_ST_W::new(self, 7)
    }
    #[doc = "Bit 8 - Represents MCPWM0_evt_f1_clr trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_f1_clr_st(&mut self) -> MCPWM0_EVT_F1_CLR_ST_W<'_, EVT_ST2_SPEC> {
        MCPWM0_EVT_F1_CLR_ST_W::new(self, 8)
    }
    #[doc = "Bit 9 - Represents MCPWM0_evt_f2_clr trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_f2_clr_st(&mut self) -> MCPWM0_EVT_F2_CLR_ST_W<'_, EVT_ST2_SPEC> {
        MCPWM0_EVT_F2_CLR_ST_W::new(self, 9)
    }
    #[doc = "Bit 10 - Represents MCPWM0_evt_tz0_cbc trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_tz0_cbc_st(&mut self) -> MCPWM0_EVT_TZ0_CBC_ST_W<'_, EVT_ST2_SPEC> {
        MCPWM0_EVT_TZ0_CBC_ST_W::new(self, 10)
    }
    #[doc = "Bit 11 - Represents MCPWM0_evt_tz1_cbc trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_tz1_cbc_st(&mut self) -> MCPWM0_EVT_TZ1_CBC_ST_W<'_, EVT_ST2_SPEC> {
        MCPWM0_EVT_TZ1_CBC_ST_W::new(self, 11)
    }
    #[doc = "Bit 12 - Represents MCPWM0_evt_tz2_cbc trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_tz2_cbc_st(&mut self) -> MCPWM0_EVT_TZ2_CBC_ST_W<'_, EVT_ST2_SPEC> {
        MCPWM0_EVT_TZ2_CBC_ST_W::new(self, 12)
    }
    #[doc = "Bit 13 - Represents MCPWM0_evt_tz0_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_tz0_ost_st(&mut self) -> MCPWM0_EVT_TZ0_OST_ST_W<'_, EVT_ST2_SPEC> {
        MCPWM0_EVT_TZ0_OST_ST_W::new(self, 13)
    }
    #[doc = "Bit 14 - Represents MCPWM0_evt_tz1_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_tz1_ost_st(&mut self) -> MCPWM0_EVT_TZ1_OST_ST_W<'_, EVT_ST2_SPEC> {
        MCPWM0_EVT_TZ1_OST_ST_W::new(self, 14)
    }
    #[doc = "Bit 15 - Represents MCPWM0_evt_tz2_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_tz2_ost_st(&mut self) -> MCPWM0_EVT_TZ2_OST_ST_W<'_, EVT_ST2_SPEC> {
        MCPWM0_EVT_TZ2_OST_ST_W::new(self, 15)
    }
    #[doc = "Bit 16 - Represents MCPWM0_evt_cap0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_cap0_st(&mut self) -> MCPWM0_EVT_CAP0_ST_W<'_, EVT_ST2_SPEC> {
        MCPWM0_EVT_CAP0_ST_W::new(self, 16)
    }
    #[doc = "Bit 17 - Represents MCPWM0_evt_cap1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_cap1_st(&mut self) -> MCPWM0_EVT_CAP1_ST_W<'_, EVT_ST2_SPEC> {
        MCPWM0_EVT_CAP1_ST_W::new(self, 17)
    }
    #[doc = "Bit 18 - Represents MCPWM0_evt_cap2 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_cap2_st(&mut self) -> MCPWM0_EVT_CAP2_ST_W<'_, EVT_ST2_SPEC> {
        MCPWM0_EVT_CAP2_ST_W::new(self, 18)
    }
    #[doc = "Bit 19 - Represents MCPWM0_evt_op0_tee1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_op0_tee1_st(&mut self) -> MCPWM0_EVT_OP0_TEE1_ST_W<'_, EVT_ST2_SPEC> {
        MCPWM0_EVT_OP0_TEE1_ST_W::new(self, 19)
    }
    #[doc = "Bit 20 - Represents MCPWM0_evt_op1_tee1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_op1_tee1_st(&mut self) -> MCPWM0_EVT_OP1_TEE1_ST_W<'_, EVT_ST2_SPEC> {
        MCPWM0_EVT_OP1_TEE1_ST_W::new(self, 20)
    }
    #[doc = "Bit 21 - Represents MCPWM0_evt_op2_tee1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_op2_tee1_st(&mut self) -> MCPWM0_EVT_OP2_TEE1_ST_W<'_, EVT_ST2_SPEC> {
        MCPWM0_EVT_OP2_TEE1_ST_W::new(self, 21)
    }
    #[doc = "Bit 22 - Represents MCPWM0_evt_op0_tee2 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_op0_tee2_st(&mut self) -> MCPWM0_EVT_OP0_TEE2_ST_W<'_, EVT_ST2_SPEC> {
        MCPWM0_EVT_OP0_TEE2_ST_W::new(self, 22)
    }
    #[doc = "Bit 23 - Represents MCPWM0_evt_op1_tee2 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_op1_tee2_st(&mut self) -> MCPWM0_EVT_OP1_TEE2_ST_W<'_, EVT_ST2_SPEC> {
        MCPWM0_EVT_OP1_TEE2_ST_W::new(self, 23)
    }
    #[doc = "Bit 24 - Represents MCPWM0_evt_op2_tee2 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_evt_op2_tee2_st(&mut self) -> MCPWM0_EVT_OP2_TEE2_ST_W<'_, EVT_ST2_SPEC> {
        MCPWM0_EVT_OP2_TEE2_ST_W::new(self, 24)
    }
    #[doc = "Bit 25 - Represents ADC_evt_conv_cmplt0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn adc_evt_conv_cmplt0_st(&mut self) -> ADC_EVT_CONV_CMPLT0_ST_W<'_, EVT_ST2_SPEC> {
        ADC_EVT_CONV_CMPLT0_ST_W::new(self, 25)
    }
    #[doc = "Bit 26 - Represents ADC_evt_eq_above_thresh0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn adc_evt_eq_above_thresh0_st(
        &mut self,
    ) -> ADC_EVT_EQ_ABOVE_THRESH0_ST_W<'_, EVT_ST2_SPEC> {
        ADC_EVT_EQ_ABOVE_THRESH0_ST_W::new(self, 26)
    }
    #[doc = "Bit 27 - Represents ADC_evt_eq_above_thresh1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn adc_evt_eq_above_thresh1_st(
        &mut self,
    ) -> ADC_EVT_EQ_ABOVE_THRESH1_ST_W<'_, EVT_ST2_SPEC> {
        ADC_EVT_EQ_ABOVE_THRESH1_ST_W::new(self, 27)
    }
    #[doc = "Bit 28 - Represents ADC_evt_eq_below_thresh0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn adc_evt_eq_below_thresh0_st(
        &mut self,
    ) -> ADC_EVT_EQ_BELOW_THRESH0_ST_W<'_, EVT_ST2_SPEC> {
        ADC_EVT_EQ_BELOW_THRESH0_ST_W::new(self, 28)
    }
    #[doc = "Bit 29 - Represents ADC_evt_eq_below_thresh1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn adc_evt_eq_below_thresh1_st(
        &mut self,
    ) -> ADC_EVT_EQ_BELOW_THRESH1_ST_W<'_, EVT_ST2_SPEC> {
        ADC_EVT_EQ_BELOW_THRESH1_ST_W::new(self, 29)
    }
    #[doc = "Bit 30 - Represents ADC_evt_result_done0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn adc_evt_result_done0_st(&mut self) -> ADC_EVT_RESULT_DONE0_ST_W<'_, EVT_ST2_SPEC> {
        ADC_EVT_RESULT_DONE0_ST_W::new(self, 30)
    }
    #[doc = "Bit 31 - Represents ADC_evt_stopped0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn adc_evt_stopped0_st(&mut self) -> ADC_EVT_STOPPED0_ST_W<'_, EVT_ST2_SPEC> {
        ADC_EVT_STOPPED0_ST_W::new(self, 31)
    }
}
#[doc = "Events trigger status register\n\nYou can [`read`](crate::Reg::read) this register and get [`evt_st2::R`](R). You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`evt_st2::W`](W). You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
pub struct EVT_ST2_SPEC;
impl crate::RegisterSpec for EVT_ST2_SPEC {
    type Ux = u32;
}
#[doc = "`read()` method returns [`evt_st2::R`](R) reader structure"]
impl crate::Readable for EVT_ST2_SPEC {}
#[doc = "`write(|w| ..)` method takes [`evt_st2::W`](W) writer structure"]
impl crate::Writable for EVT_ST2_SPEC {
    type Safety = crate::Unsafe;
}
#[doc = "`reset()` method sets EVT_ST2 to value 0"]
impl crate::Resettable for EVT_ST2_SPEC {}