Module esp32c6::spi1::spi_mem_ctrl1
source · Expand description
SPI1 control1 register.
Structs
- Register
SPI_MEM_CTRL1
reader - SPI1 control1 register.
- Register
SPI_MEM_CTRL1
writer
Type Definitions
- Field
SPI_MEM_CLK_MODE
reader - SPI clock mode bits. 0: SPI clock is off when CS inactive 1: SPI clock is delayed one cycle after CS inactive 2: SPI clock is delayed two cycles after CS inactive 3: SPI clock is alwasy on. - Field
SPI_MEM_CLK_MODE
writer - SPI clock mode bits. 0: SPI clock is off when CS inactive 1: SPI clock is delayed one cycle after CS inactive 2: SPI clock is delayed two cycles after CS inactive 3: SPI clock is alwasy on. - Field
SPI_MEM_CS_HOLD_DLY_RES
reader - After RES/DP/HPM command is sent, SPI1 waits (SPI_MEM_CS_HOLD_DELAY_RES[9:0] * 512) SPI_CLK cycles. - Field
SPI_MEM_CS_HOLD_DLY_RES
writer - After RES/DP/HPM command is sent, SPI1 waits (SPI_MEM_CS_HOLD_DELAY_RES[9:0] * 512) SPI_CLK cycles.