pub type R = crate::R<AHB2ENRrs>;
pub type W = crate::W<AHB2ENRrs>;
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
pub enum GPIOAEN {
Disabled = 0,
Enabled = 1,
}
impl From<GPIOAEN> for bool {
#[inline(always)]
fn from(variant: GPIOAEN) -> Self {
variant as u8 != 0
}
}
pub type GPIOAEN_R = crate::BitReader<GPIOAEN>;
impl GPIOAEN_R {
#[inline(always)]
pub const fn variant(&self) -> GPIOAEN {
match self.bits {
false => GPIOAEN::Disabled,
true => GPIOAEN::Enabled,
}
}
#[inline(always)]
pub fn is_disabled(&self) -> bool {
*self == GPIOAEN::Disabled
}
#[inline(always)]
pub fn is_enabled(&self) -> bool {
*self == GPIOAEN::Enabled
}
}
pub type GPIOAEN_W<'a, REG> = crate::BitWriter<'a, REG, GPIOAEN>;
impl<'a, REG> GPIOAEN_W<'a, REG>
where
REG: crate::Writable + crate::RegisterSpec,
{
#[inline(always)]
pub fn disabled(self) -> &'a mut crate::W<REG> {
self.variant(GPIOAEN::Disabled)
}
#[inline(always)]
pub fn enabled(self) -> &'a mut crate::W<REG> {
self.variant(GPIOAEN::Enabled)
}
}
pub use GPIOAEN_R as GPIOBEN_R;
pub use GPIOAEN_R as GPIOCEN_R;
pub use GPIOAEN_R as GPIODEN_R;
pub use GPIOAEN_R as GPIOEEN_R;
pub use GPIOAEN_R as GPIOFEN_R;
pub use GPIOAEN_R as GPIOGEN_R;
pub use GPIOAEN_R as ADC12EN_R;
pub use GPIOAEN_R as ADC345EN_R;
pub use GPIOAEN_R as DAC1EN_R;
pub use GPIOAEN_R as DAC2EN_R;
pub use GPIOAEN_R as DAC3EN_R;
pub use GPIOAEN_R as DAC4EN_R;
pub use GPIOAEN_R as AESEN_R;
pub use GPIOAEN_R as RNGEN_R;
pub use GPIOAEN_W as GPIOBEN_W;
pub use GPIOAEN_W as GPIOCEN_W;
pub use GPIOAEN_W as GPIODEN_W;
pub use GPIOAEN_W as GPIOEEN_W;
pub use GPIOAEN_W as GPIOFEN_W;
pub use GPIOAEN_W as GPIOGEN_W;
pub use GPIOAEN_W as ADC12EN_W;
pub use GPIOAEN_W as ADC345EN_W;
pub use GPIOAEN_W as DAC1EN_W;
pub use GPIOAEN_W as DAC2EN_W;
pub use GPIOAEN_W as DAC3EN_W;
pub use GPIOAEN_W as DAC4EN_W;
pub use GPIOAEN_W as AESEN_W;
pub use GPIOAEN_W as RNGEN_W;
impl R {
#[inline(always)]
pub fn gpioaen(&self) -> GPIOAEN_R {
GPIOAEN_R::new((self.bits & 1) != 0)
}
#[inline(always)]
pub fn gpioben(&self) -> GPIOBEN_R {
GPIOBEN_R::new(((self.bits >> 1) & 1) != 0)
}
#[inline(always)]
pub fn gpiocen(&self) -> GPIOCEN_R {
GPIOCEN_R::new(((self.bits >> 2) & 1) != 0)
}
#[inline(always)]
pub fn gpioden(&self) -> GPIODEN_R {
GPIODEN_R::new(((self.bits >> 3) & 1) != 0)
}
#[inline(always)]
pub fn gpioeen(&self) -> GPIOEEN_R {
GPIOEEN_R::new(((self.bits >> 4) & 1) != 0)
}
#[inline(always)]
pub fn gpiofen(&self) -> GPIOFEN_R {
GPIOFEN_R::new(((self.bits >> 5) & 1) != 0)
}
#[inline(always)]
pub fn gpiogen(&self) -> GPIOGEN_R {
GPIOGEN_R::new(((self.bits >> 6) & 1) != 0)
}
#[inline(always)]
pub fn adc12en(&self) -> ADC12EN_R {
ADC12EN_R::new(((self.bits >> 13) & 1) != 0)
}
#[inline(always)]
pub fn adc345en(&self) -> ADC345EN_R {
ADC345EN_R::new(((self.bits >> 14) & 1) != 0)
}
#[inline(always)]
pub fn dac1en(&self) -> DAC1EN_R {
DAC1EN_R::new(((self.bits >> 16) & 1) != 0)
}
#[inline(always)]
pub fn dac2en(&self) -> DAC2EN_R {
DAC2EN_R::new(((self.bits >> 17) & 1) != 0)
}
#[inline(always)]
pub fn dac3en(&self) -> DAC3EN_R {
DAC3EN_R::new(((self.bits >> 18) & 1) != 0)
}
#[inline(always)]
pub fn dac4en(&self) -> DAC4EN_R {
DAC4EN_R::new(((self.bits >> 19) & 1) != 0)
}
#[inline(always)]
pub fn aesen(&self) -> AESEN_R {
AESEN_R::new(((self.bits >> 24) & 1) != 0)
}
#[inline(always)]
pub fn rngen(&self) -> RNGEN_R {
RNGEN_R::new(((self.bits >> 26) & 1) != 0)
}
}
impl core::fmt::Debug for R {
fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
f.debug_struct("AHB2ENR")
.field("gpioaen", &self.gpioaen())
.field("gpioben", &self.gpioben())
.field("gpiocen", &self.gpiocen())
.field("gpioden", &self.gpioden())
.field("gpioeen", &self.gpioeen())
.field("gpiofen", &self.gpiofen())
.field("gpiogen", &self.gpiogen())
.field("adc12en", &self.adc12en())
.field("adc345en", &self.adc345en())
.field("dac1en", &self.dac1en())
.field("dac2en", &self.dac2en())
.field("dac3en", &self.dac3en())
.field("dac4en", &self.dac4en())
.field("aesen", &self.aesen())
.field("rngen", &self.rngen())
.finish()
}
}
impl W {
#[inline(always)]
pub fn gpioaen(&mut self) -> GPIOAEN_W<AHB2ENRrs> {
GPIOAEN_W::new(self, 0)
}
#[inline(always)]
pub fn gpioben(&mut self) -> GPIOBEN_W<AHB2ENRrs> {
GPIOBEN_W::new(self, 1)
}
#[inline(always)]
pub fn gpiocen(&mut self) -> GPIOCEN_W<AHB2ENRrs> {
GPIOCEN_W::new(self, 2)
}
#[inline(always)]
pub fn gpioden(&mut self) -> GPIODEN_W<AHB2ENRrs> {
GPIODEN_W::new(self, 3)
}
#[inline(always)]
pub fn gpioeen(&mut self) -> GPIOEEN_W<AHB2ENRrs> {
GPIOEEN_W::new(self, 4)
}
#[inline(always)]
pub fn gpiofen(&mut self) -> GPIOFEN_W<AHB2ENRrs> {
GPIOFEN_W::new(self, 5)
}
#[inline(always)]
pub fn gpiogen(&mut self) -> GPIOGEN_W<AHB2ENRrs> {
GPIOGEN_W::new(self, 6)
}
#[inline(always)]
pub fn adc12en(&mut self) -> ADC12EN_W<AHB2ENRrs> {
ADC12EN_W::new(self, 13)
}
#[inline(always)]
pub fn adc345en(&mut self) -> ADC345EN_W<AHB2ENRrs> {
ADC345EN_W::new(self, 14)
}
#[inline(always)]
pub fn dac1en(&mut self) -> DAC1EN_W<AHB2ENRrs> {
DAC1EN_W::new(self, 16)
}
#[inline(always)]
pub fn dac2en(&mut self) -> DAC2EN_W<AHB2ENRrs> {
DAC2EN_W::new(self, 17)
}
#[inline(always)]
pub fn dac3en(&mut self) -> DAC3EN_W<AHB2ENRrs> {
DAC3EN_W::new(self, 18)
}
#[inline(always)]
pub fn dac4en(&mut self) -> DAC4EN_W<AHB2ENRrs> {
DAC4EN_W::new(self, 19)
}
#[inline(always)]
pub fn aesen(&mut self) -> AESEN_W<AHB2ENRrs> {
AESEN_W::new(self, 24)
}
#[inline(always)]
pub fn rngen(&mut self) -> RNGEN_W<AHB2ENRrs> {
RNGEN_W::new(self, 26)
}
}
pub struct AHB2ENRrs;
impl crate::RegisterSpec for AHB2ENRrs {
type Ux = u32;
}
impl crate::Readable for AHB2ENRrs {}
impl crate::Writable for AHB2ENRrs {
type Safety = crate::Unsafe;
}
impl crate::Resettable for AHB2ENRrs {}