#[doc = "Register `USER` reader"]
pub struct R(crate::R<USER_SPEC>);
impl core::ops::Deref for R {
type Target = crate::R<USER_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl From<crate::R<USER_SPEC>> for R {
#[inline(always)]
fn from(reader: crate::R<USER_SPEC>) -> Self {
R(reader)
}
}
#[doc = "Register `USER` writer"]
pub struct W(crate::W<USER_SPEC>);
impl core::ops::Deref for W {
type Target = crate::W<USER_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl core::ops::DerefMut for W {
#[inline(always)]
fn deref_mut(&mut self) -> &mut Self::Target {
&mut self.0
}
}
impl From<crate::W<USER_SPEC>> for W {
#[inline(always)]
fn from(writer: crate::W<USER_SPEC>) -> Self {
W(writer)
}
}
#[doc = "Field `DOUTDIN` reader - Set the bit to enable full duplex communication. 1: enable 0: disable. Can be configured in CONF state."]
pub struct DOUTDIN_R(crate::FieldReader<bool, bool>);
impl DOUTDIN_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
DOUTDIN_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for DOUTDIN_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `DOUTDIN` writer - Set the bit to enable full duplex communication. 1: enable 0: disable. Can be configured in CONF state."]
pub struct DOUTDIN_W<'a> {
w: &'a mut W,
}
impl<'a> DOUTDIN_W<'a> {
#[doc = r"Sets the field bit"]
#[inline(always)]
pub fn set_bit(self) -> &'a mut W {
self.bit(true)
}
#[doc = r"Clears the field bit"]
#[inline(always)]
pub fn clear_bit(self) -> &'a mut W {
self.bit(false)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bit(self, value: bool) -> &'a mut W {
self.w.bits = (self.w.bits & !1) | (value as u32 & 1);
self.w
}
}
#[doc = "Field `QPI_MODE` reader - Both for master mode and slave mode. 1: spi controller is in QPI mode. 0: others. Can be configured in CONF state."]
pub struct QPI_MODE_R(crate::FieldReader<bool, bool>);
impl QPI_MODE_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
QPI_MODE_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for QPI_MODE_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `QPI_MODE` writer - Both for master mode and slave mode. 1: spi controller is in QPI mode. 0: others. Can be configured in CONF state."]
pub struct QPI_MODE_W<'a> {
w: &'a mut W,
}
impl<'a> QPI_MODE_W<'a> {
#[doc = r"Sets the field bit"]
#[inline(always)]
pub fn set_bit(self) -> &'a mut W {
self.bit(true)
}
#[doc = r"Clears the field bit"]
#[inline(always)]
pub fn clear_bit(self) -> &'a mut W {
self.bit(false)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bit(self, value: bool) -> &'a mut W {
self.w.bits = (self.w.bits & !(1 << 3)) | ((value as u32 & 1) << 3);
self.w
}
}
#[doc = "Field `TSCK_I_EDGE` reader - In the slave mode, this bit can be used to change the polarity of tsck. 0: tsck = spi_ck_i. 1:tsck = !spi_ck_i."]
pub struct TSCK_I_EDGE_R(crate::FieldReader<bool, bool>);
impl TSCK_I_EDGE_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
TSCK_I_EDGE_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for TSCK_I_EDGE_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `TSCK_I_EDGE` writer - In the slave mode, this bit can be used to change the polarity of tsck. 0: tsck = spi_ck_i. 1:tsck = !spi_ck_i."]
pub struct TSCK_I_EDGE_W<'a> {
w: &'a mut W,
}
impl<'a> TSCK_I_EDGE_W<'a> {
#[doc = r"Sets the field bit"]
#[inline(always)]
pub fn set_bit(self) -> &'a mut W {
self.bit(true)
}
#[doc = r"Clears the field bit"]
#[inline(always)]
pub fn clear_bit(self) -> &'a mut W {
self.bit(false)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bit(self, value: bool) -> &'a mut W {
self.w.bits = (self.w.bits & !(1 << 5)) | ((value as u32 & 1) << 5);
self.w
}
}
#[doc = "Field `CS_HOLD` reader - spi cs keep low when spi is in done phase. 1: enable 0: disable. Can be configured in CONF state."]
pub struct CS_HOLD_R(crate::FieldReader<bool, bool>);
impl CS_HOLD_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
CS_HOLD_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for CS_HOLD_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `CS_HOLD` writer - spi cs keep low when spi is in done phase. 1: enable 0: disable. Can be configured in CONF state."]
pub struct CS_HOLD_W<'a> {
w: &'a mut W,
}
impl<'a> CS_HOLD_W<'a> {
#[doc = r"Sets the field bit"]
#[inline(always)]
pub fn set_bit(self) -> &'a mut W {
self.bit(true)
}
#[doc = r"Clears the field bit"]
#[inline(always)]
pub fn clear_bit(self) -> &'a mut W {
self.bit(false)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bit(self, value: bool) -> &'a mut W {
self.w.bits = (self.w.bits & !(1 << 6)) | ((value as u32 & 1) << 6);
self.w
}
}
#[doc = "Field `CS_SETUP` reader - spi cs is enable when spi is in prepare phase. 1: enable 0: disable. Can be configured in CONF state."]
pub struct CS_SETUP_R(crate::FieldReader<bool, bool>);
impl CS_SETUP_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
CS_SETUP_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for CS_SETUP_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `CS_SETUP` writer - spi cs is enable when spi is in prepare phase. 1: enable 0: disable. Can be configured in CONF state."]
pub struct CS_SETUP_W<'a> {
w: &'a mut W,
}
impl<'a> CS_SETUP_W<'a> {
#[doc = r"Sets the field bit"]
#[inline(always)]
pub fn set_bit(self) -> &'a mut W {
self.bit(true)
}
#[doc = r"Clears the field bit"]
#[inline(always)]
pub fn clear_bit(self) -> &'a mut W {
self.bit(false)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bit(self, value: bool) -> &'a mut W {
self.w.bits = (self.w.bits & !(1 << 7)) | ((value as u32 & 1) << 7);
self.w
}
}
#[doc = "Field `RSCK_I_EDGE` reader - In the slave mode, this bit can be used to change the polarity of rsck. 0: rsck = !spi_ck_i. 1:rsck = spi_ck_i."]
pub struct RSCK_I_EDGE_R(crate::FieldReader<bool, bool>);
impl RSCK_I_EDGE_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
RSCK_I_EDGE_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for RSCK_I_EDGE_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `RSCK_I_EDGE` writer - In the slave mode, this bit can be used to change the polarity of rsck. 0: rsck = !spi_ck_i. 1:rsck = spi_ck_i."]
pub struct RSCK_I_EDGE_W<'a> {
w: &'a mut W,
}
impl<'a> RSCK_I_EDGE_W<'a> {
#[doc = r"Sets the field bit"]
#[inline(always)]
pub fn set_bit(self) -> &'a mut W {
self.bit(true)
}
#[doc = r"Clears the field bit"]
#[inline(always)]
pub fn clear_bit(self) -> &'a mut W {
self.bit(false)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bit(self, value: bool) -> &'a mut W {
self.w.bits = (self.w.bits & !(1 << 8)) | ((value as u32 & 1) << 8);
self.w
}
}
#[doc = "Field `CK_OUT_EDGE` reader - the bit combined with spi_mosi_delay_mode bits to set mosi signal delay mode. Can be configured in CONF state."]
pub struct CK_OUT_EDGE_R(crate::FieldReader<bool, bool>);
impl CK_OUT_EDGE_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
CK_OUT_EDGE_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for CK_OUT_EDGE_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `CK_OUT_EDGE` writer - the bit combined with spi_mosi_delay_mode bits to set mosi signal delay mode. Can be configured in CONF state."]
pub struct CK_OUT_EDGE_W<'a> {
w: &'a mut W,
}
impl<'a> CK_OUT_EDGE_W<'a> {
#[doc = r"Sets the field bit"]
#[inline(always)]
pub fn set_bit(self) -> &'a mut W {
self.bit(true)
}
#[doc = r"Clears the field bit"]
#[inline(always)]
pub fn clear_bit(self) -> &'a mut W {
self.bit(false)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bit(self, value: bool) -> &'a mut W {
self.w.bits = (self.w.bits & !(1 << 9)) | ((value as u32 & 1) << 9);
self.w
}
}
#[doc = "Field `FWRITE_DUAL` reader - In the write operations read-data phase apply 2 signals. Can be configured in CONF state."]
pub struct FWRITE_DUAL_R(crate::FieldReader<bool, bool>);
impl FWRITE_DUAL_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
FWRITE_DUAL_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for FWRITE_DUAL_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `FWRITE_DUAL` writer - In the write operations read-data phase apply 2 signals. Can be configured in CONF state."]
pub struct FWRITE_DUAL_W<'a> {
w: &'a mut W,
}
impl<'a> FWRITE_DUAL_W<'a> {
#[doc = r"Sets the field bit"]
#[inline(always)]
pub fn set_bit(self) -> &'a mut W {
self.bit(true)
}
#[doc = r"Clears the field bit"]
#[inline(always)]
pub fn clear_bit(self) -> &'a mut W {
self.bit(false)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bit(self, value: bool) -> &'a mut W {
self.w.bits = (self.w.bits & !(1 << 12)) | ((value as u32 & 1) << 12);
self.w
}
}
#[doc = "Field `FWRITE_QUAD` reader - In the write operations read-data phase apply 4 signals. Can be configured in CONF state."]
pub struct FWRITE_QUAD_R(crate::FieldReader<bool, bool>);
impl FWRITE_QUAD_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
FWRITE_QUAD_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for FWRITE_QUAD_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `FWRITE_QUAD` writer - In the write operations read-data phase apply 4 signals. Can be configured in CONF state."]
pub struct FWRITE_QUAD_W<'a> {
w: &'a mut W,
}
impl<'a> FWRITE_QUAD_W<'a> {
#[doc = r"Sets the field bit"]
#[inline(always)]
pub fn set_bit(self) -> &'a mut W {
self.bit(true)
}
#[doc = r"Clears the field bit"]
#[inline(always)]
pub fn clear_bit(self) -> &'a mut W {
self.bit(false)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bit(self, value: bool) -> &'a mut W {
self.w.bits = (self.w.bits & !(1 << 13)) | ((value as u32 & 1) << 13);
self.w
}
}
#[doc = "Field `USR_CONF_NXT` reader - 1: Enable the DMA CONF phase of next seg-trans operation, which means seg-trans will continue. 0: The seg-trans will end after the current SPI seg-trans or this is not seg-trans mode. Can be configured in CONF state."]
pub struct USR_CONF_NXT_R(crate::FieldReader<bool, bool>);
impl USR_CONF_NXT_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
USR_CONF_NXT_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for USR_CONF_NXT_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `USR_CONF_NXT` writer - 1: Enable the DMA CONF phase of next seg-trans operation, which means seg-trans will continue. 0: The seg-trans will end after the current SPI seg-trans or this is not seg-trans mode. Can be configured in CONF state."]
pub struct USR_CONF_NXT_W<'a> {
w: &'a mut W,
}
impl<'a> USR_CONF_NXT_W<'a> {
#[doc = r"Sets the field bit"]
#[inline(always)]
pub fn set_bit(self) -> &'a mut W {
self.bit(true)
}
#[doc = r"Clears the field bit"]
#[inline(always)]
pub fn clear_bit(self) -> &'a mut W {
self.bit(false)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bit(self, value: bool) -> &'a mut W {
self.w.bits = (self.w.bits & !(1 << 15)) | ((value as u32 & 1) << 15);
self.w
}
}
#[doc = "Field `SIO` reader - Set the bit to enable 3-line half duplex communication mosi and miso signals share the same pin. 1: enable 0: disable. Can be configured in CONF state."]
pub struct SIO_R(crate::FieldReader<bool, bool>);
impl SIO_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
SIO_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for SIO_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `SIO` writer - Set the bit to enable 3-line half duplex communication mosi and miso signals share the same pin. 1: enable 0: disable. Can be configured in CONF state."]
pub struct SIO_W<'a> {
w: &'a mut W,
}
impl<'a> SIO_W<'a> {
#[doc = r"Sets the field bit"]
#[inline(always)]
pub fn set_bit(self) -> &'a mut W {
self.bit(true)
}
#[doc = r"Clears the field bit"]
#[inline(always)]
pub fn clear_bit(self) -> &'a mut W {
self.bit(false)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bit(self, value: bool) -> &'a mut W {
self.w.bits = (self.w.bits & !(1 << 17)) | ((value as u32 & 1) << 17);
self.w
}
}
#[doc = "Field `USR_MISO_HIGHPART` reader - read-data phase only access to high-part of the buffer spi_w8~spi_w15. 1: enable 0: disable. Can be configured in CONF state."]
pub struct USR_MISO_HIGHPART_R(crate::FieldReader<bool, bool>);
impl USR_MISO_HIGHPART_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
USR_MISO_HIGHPART_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for USR_MISO_HIGHPART_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `USR_MISO_HIGHPART` writer - read-data phase only access to high-part of the buffer spi_w8~spi_w15. 1: enable 0: disable. Can be configured in CONF state."]
pub struct USR_MISO_HIGHPART_W<'a> {
w: &'a mut W,
}
impl<'a> USR_MISO_HIGHPART_W<'a> {
#[doc = r"Sets the field bit"]
#[inline(always)]
pub fn set_bit(self) -> &'a mut W {
self.bit(true)
}
#[doc = r"Clears the field bit"]
#[inline(always)]
pub fn clear_bit(self) -> &'a mut W {
self.bit(false)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bit(self, value: bool) -> &'a mut W {
self.w.bits = (self.w.bits & !(1 << 24)) | ((value as u32 & 1) << 24);
self.w
}
}
#[doc = "Field `USR_MOSI_HIGHPART` reader - write-data phase only access to high-part of the buffer spi_w8~spi_w15. 1: enable 0: disable. Can be configured in CONF state."]
pub struct USR_MOSI_HIGHPART_R(crate::FieldReader<bool, bool>);
impl USR_MOSI_HIGHPART_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
USR_MOSI_HIGHPART_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for USR_MOSI_HIGHPART_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `USR_MOSI_HIGHPART` writer - write-data phase only access to high-part of the buffer spi_w8~spi_w15. 1: enable 0: disable. Can be configured in CONF state."]
pub struct USR_MOSI_HIGHPART_W<'a> {
w: &'a mut W,
}
impl<'a> USR_MOSI_HIGHPART_W<'a> {
#[doc = r"Sets the field bit"]
#[inline(always)]
pub fn set_bit(self) -> &'a mut W {
self.bit(true)
}
#[doc = r"Clears the field bit"]
#[inline(always)]
pub fn clear_bit(self) -> &'a mut W {
self.bit(false)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bit(self, value: bool) -> &'a mut W {
self.w.bits = (self.w.bits & !(1 << 25)) | ((value as u32 & 1) << 25);
self.w
}
}
#[doc = "Field `USR_DUMMY_IDLE` reader - spi clock is disable in dummy phase when the bit is enable. Can be configured in CONF state."]
pub struct USR_DUMMY_IDLE_R(crate::FieldReader<bool, bool>);
impl USR_DUMMY_IDLE_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
USR_DUMMY_IDLE_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for USR_DUMMY_IDLE_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `USR_DUMMY_IDLE` writer - spi clock is disable in dummy phase when the bit is enable. Can be configured in CONF state."]
pub struct USR_DUMMY_IDLE_W<'a> {
w: &'a mut W,
}
impl<'a> USR_DUMMY_IDLE_W<'a> {
#[doc = r"Sets the field bit"]
#[inline(always)]
pub fn set_bit(self) -> &'a mut W {
self.bit(true)
}
#[doc = r"Clears the field bit"]
#[inline(always)]
pub fn clear_bit(self) -> &'a mut W {
self.bit(false)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bit(self, value: bool) -> &'a mut W {
self.w.bits = (self.w.bits & !(1 << 26)) | ((value as u32 & 1) << 26);
self.w
}
}
#[doc = "Field `USR_MOSI` reader - This bit enable the write-data phase of an operation. Can be configured in CONF state."]
pub struct USR_MOSI_R(crate::FieldReader<bool, bool>);
impl USR_MOSI_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
USR_MOSI_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for USR_MOSI_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `USR_MOSI` writer - This bit enable the write-data phase of an operation. Can be configured in CONF state."]
pub struct USR_MOSI_W<'a> {
w: &'a mut W,
}
impl<'a> USR_MOSI_W<'a> {
#[doc = r"Sets the field bit"]
#[inline(always)]
pub fn set_bit(self) -> &'a mut W {
self.bit(true)
}
#[doc = r"Clears the field bit"]
#[inline(always)]
pub fn clear_bit(self) -> &'a mut W {
self.bit(false)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bit(self, value: bool) -> &'a mut W {
self.w.bits = (self.w.bits & !(1 << 27)) | ((value as u32 & 1) << 27);
self.w
}
}
#[doc = "Field `USR_MISO` reader - This bit enable the read-data phase of an operation. Can be configured in CONF state."]
pub struct USR_MISO_R(crate::FieldReader<bool, bool>);
impl USR_MISO_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
USR_MISO_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for USR_MISO_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `USR_MISO` writer - This bit enable the read-data phase of an operation. Can be configured in CONF state."]
pub struct USR_MISO_W<'a> {
w: &'a mut W,
}
impl<'a> USR_MISO_W<'a> {
#[doc = r"Sets the field bit"]
#[inline(always)]
pub fn set_bit(self) -> &'a mut W {
self.bit(true)
}
#[doc = r"Clears the field bit"]
#[inline(always)]
pub fn clear_bit(self) -> &'a mut W {
self.bit(false)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bit(self, value: bool) -> &'a mut W {
self.w.bits = (self.w.bits & !(1 << 28)) | ((value as u32 & 1) << 28);
self.w
}
}
#[doc = "Field `USR_DUMMY` reader - This bit enable the dummy phase of an operation. Can be configured in CONF state."]
pub struct USR_DUMMY_R(crate::FieldReader<bool, bool>);
impl USR_DUMMY_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
USR_DUMMY_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for USR_DUMMY_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `USR_DUMMY` writer - This bit enable the dummy phase of an operation. Can be configured in CONF state."]
pub struct USR_DUMMY_W<'a> {
w: &'a mut W,
}
impl<'a> USR_DUMMY_W<'a> {
#[doc = r"Sets the field bit"]
#[inline(always)]
pub fn set_bit(self) -> &'a mut W {
self.bit(true)
}
#[doc = r"Clears the field bit"]
#[inline(always)]
pub fn clear_bit(self) -> &'a mut W {
self.bit(false)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bit(self, value: bool) -> &'a mut W {
self.w.bits = (self.w.bits & !(1 << 29)) | ((value as u32 & 1) << 29);
self.w
}
}
#[doc = "Field `USR_ADDR` reader - This bit enable the address phase of an operation. Can be configured in CONF state."]
pub struct USR_ADDR_R(crate::FieldReader<bool, bool>);
impl USR_ADDR_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
USR_ADDR_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for USR_ADDR_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `USR_ADDR` writer - This bit enable the address phase of an operation. Can be configured in CONF state."]
pub struct USR_ADDR_W<'a> {
w: &'a mut W,
}
impl<'a> USR_ADDR_W<'a> {
#[doc = r"Sets the field bit"]
#[inline(always)]
pub fn set_bit(self) -> &'a mut W {
self.bit(true)
}
#[doc = r"Clears the field bit"]
#[inline(always)]
pub fn clear_bit(self) -> &'a mut W {
self.bit(false)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bit(self, value: bool) -> &'a mut W {
self.w.bits = (self.w.bits & !(1 << 30)) | ((value as u32 & 1) << 30);
self.w
}
}
#[doc = "Field `USR_COMMAND` reader - This bit enable the command phase of an operation. Can be configured in CONF state."]
pub struct USR_COMMAND_R(crate::FieldReader<bool, bool>);
impl USR_COMMAND_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
USR_COMMAND_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for USR_COMMAND_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `USR_COMMAND` writer - This bit enable the command phase of an operation. Can be configured in CONF state."]
pub struct USR_COMMAND_W<'a> {
w: &'a mut W,
}
impl<'a> USR_COMMAND_W<'a> {
#[doc = r"Sets the field bit"]
#[inline(always)]
pub fn set_bit(self) -> &'a mut W {
self.bit(true)
}
#[doc = r"Clears the field bit"]
#[inline(always)]
pub fn clear_bit(self) -> &'a mut W {
self.bit(false)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bit(self, value: bool) -> &'a mut W {
self.w.bits = (self.w.bits & !(1 << 31)) | ((value as u32 & 1) << 31);
self.w
}
}
impl R {
#[doc = "Bit 0 - Set the bit to enable full duplex communication. 1: enable 0: disable. Can be configured in CONF state."]
#[inline(always)]
pub fn doutdin(&self) -> DOUTDIN_R {
DOUTDIN_R::new((self.bits & 1) != 0)
}
#[doc = "Bit 3 - Both for master mode and slave mode. 1: spi controller is in QPI mode. 0: others. Can be configured in CONF state."]
#[inline(always)]
pub fn qpi_mode(&self) -> QPI_MODE_R {
QPI_MODE_R::new(((self.bits >> 3) & 1) != 0)
}
#[doc = "Bit 5 - In the slave mode, this bit can be used to change the polarity of tsck. 0: tsck = spi_ck_i. 1:tsck = !spi_ck_i."]
#[inline(always)]
pub fn tsck_i_edge(&self) -> TSCK_I_EDGE_R {
TSCK_I_EDGE_R::new(((self.bits >> 5) & 1) != 0)
}
#[doc = "Bit 6 - spi cs keep low when spi is in done phase. 1: enable 0: disable. Can be configured in CONF state."]
#[inline(always)]
pub fn cs_hold(&self) -> CS_HOLD_R {
CS_HOLD_R::new(((self.bits >> 6) & 1) != 0)
}
#[doc = "Bit 7 - spi cs is enable when spi is in prepare phase. 1: enable 0: disable. Can be configured in CONF state."]
#[inline(always)]
pub fn cs_setup(&self) -> CS_SETUP_R {
CS_SETUP_R::new(((self.bits >> 7) & 1) != 0)
}
#[doc = "Bit 8 - In the slave mode, this bit can be used to change the polarity of rsck. 0: rsck = !spi_ck_i. 1:rsck = spi_ck_i."]
#[inline(always)]
pub fn rsck_i_edge(&self) -> RSCK_I_EDGE_R {
RSCK_I_EDGE_R::new(((self.bits >> 8) & 1) != 0)
}
#[doc = "Bit 9 - the bit combined with spi_mosi_delay_mode bits to set mosi signal delay mode. Can be configured in CONF state."]
#[inline(always)]
pub fn ck_out_edge(&self) -> CK_OUT_EDGE_R {
CK_OUT_EDGE_R::new(((self.bits >> 9) & 1) != 0)
}
#[doc = "Bit 12 - In the write operations read-data phase apply 2 signals. Can be configured in CONF state."]
#[inline(always)]
pub fn fwrite_dual(&self) -> FWRITE_DUAL_R {
FWRITE_DUAL_R::new(((self.bits >> 12) & 1) != 0)
}
#[doc = "Bit 13 - In the write operations read-data phase apply 4 signals. Can be configured in CONF state."]
#[inline(always)]
pub fn fwrite_quad(&self) -> FWRITE_QUAD_R {
FWRITE_QUAD_R::new(((self.bits >> 13) & 1) != 0)
}
#[doc = "Bit 15 - 1: Enable the DMA CONF phase of next seg-trans operation, which means seg-trans will continue. 0: The seg-trans will end after the current SPI seg-trans or this is not seg-trans mode. Can be configured in CONF state."]
#[inline(always)]
pub fn usr_conf_nxt(&self) -> USR_CONF_NXT_R {
USR_CONF_NXT_R::new(((self.bits >> 15) & 1) != 0)
}
#[doc = "Bit 17 - Set the bit to enable 3-line half duplex communication mosi and miso signals share the same pin. 1: enable 0: disable. Can be configured in CONF state."]
#[inline(always)]
pub fn sio(&self) -> SIO_R {
SIO_R::new(((self.bits >> 17) & 1) != 0)
}
#[doc = "Bit 24 - read-data phase only access to high-part of the buffer spi_w8~spi_w15. 1: enable 0: disable. Can be configured in CONF state."]
#[inline(always)]
pub fn usr_miso_highpart(&self) -> USR_MISO_HIGHPART_R {
USR_MISO_HIGHPART_R::new(((self.bits >> 24) & 1) != 0)
}
#[doc = "Bit 25 - write-data phase only access to high-part of the buffer spi_w8~spi_w15. 1: enable 0: disable. Can be configured in CONF state."]
#[inline(always)]
pub fn usr_mosi_highpart(&self) -> USR_MOSI_HIGHPART_R {
USR_MOSI_HIGHPART_R::new(((self.bits >> 25) & 1) != 0)
}
#[doc = "Bit 26 - spi clock is disable in dummy phase when the bit is enable. Can be configured in CONF state."]
#[inline(always)]
pub fn usr_dummy_idle(&self) -> USR_DUMMY_IDLE_R {
USR_DUMMY_IDLE_R::new(((self.bits >> 26) & 1) != 0)
}
#[doc = "Bit 27 - This bit enable the write-data phase of an operation. Can be configured in CONF state."]
#[inline(always)]
pub fn usr_mosi(&self) -> USR_MOSI_R {
USR_MOSI_R::new(((self.bits >> 27) & 1) != 0)
}
#[doc = "Bit 28 - This bit enable the read-data phase of an operation. Can be configured in CONF state."]
#[inline(always)]
pub fn usr_miso(&self) -> USR_MISO_R {
USR_MISO_R::new(((self.bits >> 28) & 1) != 0)
}
#[doc = "Bit 29 - This bit enable the dummy phase of an operation. Can be configured in CONF state."]
#[inline(always)]
pub fn usr_dummy(&self) -> USR_DUMMY_R {
USR_DUMMY_R::new(((self.bits >> 29) & 1) != 0)
}
#[doc = "Bit 30 - This bit enable the address phase of an operation. Can be configured in CONF state."]
#[inline(always)]
pub fn usr_addr(&self) -> USR_ADDR_R {
USR_ADDR_R::new(((self.bits >> 30) & 1) != 0)
}
#[doc = "Bit 31 - This bit enable the command phase of an operation. Can be configured in CONF state."]
#[inline(always)]
pub fn usr_command(&self) -> USR_COMMAND_R {
USR_COMMAND_R::new(((self.bits >> 31) & 1) != 0)
}
}
impl W {
#[doc = "Bit 0 - Set the bit to enable full duplex communication. 1: enable 0: disable. Can be configured in CONF state."]
#[inline(always)]
pub fn doutdin(&mut self) -> DOUTDIN_W {
DOUTDIN_W { w: self }
}
#[doc = "Bit 3 - Both for master mode and slave mode. 1: spi controller is in QPI mode. 0: others. Can be configured in CONF state."]
#[inline(always)]
pub fn qpi_mode(&mut self) -> QPI_MODE_W {
QPI_MODE_W { w: self }
}
#[doc = "Bit 5 - In the slave mode, this bit can be used to change the polarity of tsck. 0: tsck = spi_ck_i. 1:tsck = !spi_ck_i."]
#[inline(always)]
pub fn tsck_i_edge(&mut self) -> TSCK_I_EDGE_W {
TSCK_I_EDGE_W { w: self }
}
#[doc = "Bit 6 - spi cs keep low when spi is in done phase. 1: enable 0: disable. Can be configured in CONF state."]
#[inline(always)]
pub fn cs_hold(&mut self) -> CS_HOLD_W {
CS_HOLD_W { w: self }
}
#[doc = "Bit 7 - spi cs is enable when spi is in prepare phase. 1: enable 0: disable. Can be configured in CONF state."]
#[inline(always)]
pub fn cs_setup(&mut self) -> CS_SETUP_W {
CS_SETUP_W { w: self }
}
#[doc = "Bit 8 - In the slave mode, this bit can be used to change the polarity of rsck. 0: rsck = !spi_ck_i. 1:rsck = spi_ck_i."]
#[inline(always)]
pub fn rsck_i_edge(&mut self) -> RSCK_I_EDGE_W {
RSCK_I_EDGE_W { w: self }
}
#[doc = "Bit 9 - the bit combined with spi_mosi_delay_mode bits to set mosi signal delay mode. Can be configured in CONF state."]
#[inline(always)]
pub fn ck_out_edge(&mut self) -> CK_OUT_EDGE_W {
CK_OUT_EDGE_W { w: self }
}
#[doc = "Bit 12 - In the write operations read-data phase apply 2 signals. Can be configured in CONF state."]
#[inline(always)]
pub fn fwrite_dual(&mut self) -> FWRITE_DUAL_W {
FWRITE_DUAL_W { w: self }
}
#[doc = "Bit 13 - In the write operations read-data phase apply 4 signals. Can be configured in CONF state."]
#[inline(always)]
pub fn fwrite_quad(&mut self) -> FWRITE_QUAD_W {
FWRITE_QUAD_W { w: self }
}
#[doc = "Bit 15 - 1: Enable the DMA CONF phase of next seg-trans operation, which means seg-trans will continue. 0: The seg-trans will end after the current SPI seg-trans or this is not seg-trans mode. Can be configured in CONF state."]
#[inline(always)]
pub fn usr_conf_nxt(&mut self) -> USR_CONF_NXT_W {
USR_CONF_NXT_W { w: self }
}
#[doc = "Bit 17 - Set the bit to enable 3-line half duplex communication mosi and miso signals share the same pin. 1: enable 0: disable. Can be configured in CONF state."]
#[inline(always)]
pub fn sio(&mut self) -> SIO_W {
SIO_W { w: self }
}
#[doc = "Bit 24 - read-data phase only access to high-part of the buffer spi_w8~spi_w15. 1: enable 0: disable. Can be configured in CONF state."]
#[inline(always)]
pub fn usr_miso_highpart(&mut self) -> USR_MISO_HIGHPART_W {
USR_MISO_HIGHPART_W { w: self }
}
#[doc = "Bit 25 - write-data phase only access to high-part of the buffer spi_w8~spi_w15. 1: enable 0: disable. Can be configured in CONF state."]
#[inline(always)]
pub fn usr_mosi_highpart(&mut self) -> USR_MOSI_HIGHPART_W {
USR_MOSI_HIGHPART_W { w: self }
}
#[doc = "Bit 26 - spi clock is disable in dummy phase when the bit is enable. Can be configured in CONF state."]
#[inline(always)]
pub fn usr_dummy_idle(&mut self) -> USR_DUMMY_IDLE_W {
USR_DUMMY_IDLE_W { w: self }
}
#[doc = "Bit 27 - This bit enable the write-data phase of an operation. Can be configured in CONF state."]
#[inline(always)]
pub fn usr_mosi(&mut self) -> USR_MOSI_W {
USR_MOSI_W { w: self }
}
#[doc = "Bit 28 - This bit enable the read-data phase of an operation. Can be configured in CONF state."]
#[inline(always)]
pub fn usr_miso(&mut self) -> USR_MISO_W {
USR_MISO_W { w: self }
}
#[doc = "Bit 29 - This bit enable the dummy phase of an operation. Can be configured in CONF state."]
#[inline(always)]
pub fn usr_dummy(&mut self) -> USR_DUMMY_W {
USR_DUMMY_W { w: self }
}
#[doc = "Bit 30 - This bit enable the address phase of an operation. Can be configured in CONF state."]
#[inline(always)]
pub fn usr_addr(&mut self) -> USR_ADDR_W {
USR_ADDR_W { w: self }
}
#[doc = "Bit 31 - This bit enable the command phase of an operation. Can be configured in CONF state."]
#[inline(always)]
pub fn usr_command(&mut self) -> USR_COMMAND_W {
USR_COMMAND_W { w: self }
}
#[doc = "Writes raw bits to the register."]
#[inline(always)]
pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
self.0.bits(bits);
self
}
}
#[doc = "SPI USER control register\n\nThis register you can [`read`]
(crate::generic::Reg::read), [`write_with_zero`]
(crate::generic::Reg::write_with_zero), [`reset`]
(crate::generic::Reg::reset), [`write`]
(crate::generic::Reg::write), [`modify`]
(crate::generic::Reg::modify). See [API]
(https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [user]
(index.html) module"]
pub struct USER_SPEC;
impl crate::RegisterSpec for USER_SPEC {
type Ux = u32;
}
#[doc = "`read()` method returns [user::R]
(R) reader structure"]
impl crate::Readable for USER_SPEC {
type Reader = R;
}
#[doc = "`write(|w| ..)` method takes [user::W]
(W) writer structure"]
impl crate::Writable for USER_SPEC {
type Writer = W;
}
#[doc = "`reset()` method sets USER to value 0x8000_00c0"]
impl crate::Resettable for USER_SPEC {
#[inline(always)]
fn reset_value() -> Self::Ux {
0x8000_00c0
}
}