esp32 0.22.0

Peripheral access crate for the ESP32
Documentation
#[doc = "Register `DMA_INT_CLR` reader"]
pub struct R(crate::R<DMA_INT_CLR_SPEC>);
impl core::ops::Deref for R {
    type Target = crate::R<DMA_INT_CLR_SPEC>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
impl From<crate::R<DMA_INT_CLR_SPEC>> for R {
    #[inline(always)]
    fn from(reader: crate::R<DMA_INT_CLR_SPEC>) -> Self {
        R(reader)
    }
}
#[doc = "Register `DMA_INT_CLR` writer"]
pub struct W(crate::W<DMA_INT_CLR_SPEC>);
impl core::ops::Deref for W {
    type Target = crate::W<DMA_INT_CLR_SPEC>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
impl core::ops::DerefMut for W {
    #[inline(always)]
    fn deref_mut(&mut self) -> &mut Self::Target {
        &mut self.0
    }
}
impl From<crate::W<DMA_INT_CLR_SPEC>> for W {
    #[inline(always)]
    fn from(writer: crate::W<DMA_INT_CLR_SPEC>) -> Self {
        W(writer)
    }
}
#[doc = "Field `INLINK_DSCR_EMPTY_INT_CLR` reader - The clear bit for lack of enough inlink descriptors."]
pub type INLINK_DSCR_EMPTY_INT_CLR_R = crate::BitReader<bool>;
#[doc = "Field `INLINK_DSCR_EMPTY_INT_CLR` writer - The clear bit for lack of enough inlink descriptors."]
pub type INLINK_DSCR_EMPTY_INT_CLR_W<'a, const O: u8> =
    crate::BitWriter<'a, u32, DMA_INT_CLR_SPEC, bool, O>;
#[doc = "Field `OUTLINK_DSCR_ERROR_INT_CLR` reader - The clear bit for outlink descriptor error."]
pub type OUTLINK_DSCR_ERROR_INT_CLR_R = crate::BitReader<bool>;
#[doc = "Field `OUTLINK_DSCR_ERROR_INT_CLR` writer - The clear bit for outlink descriptor error."]
pub type OUTLINK_DSCR_ERROR_INT_CLR_W<'a, const O: u8> =
    crate::BitWriter<'a, u32, DMA_INT_CLR_SPEC, bool, O>;
#[doc = "Field `INLINK_DSCR_ERROR_INT_CLR` reader - The clear bit for inlink descriptor error."]
pub type INLINK_DSCR_ERROR_INT_CLR_R = crate::BitReader<bool>;
#[doc = "Field `INLINK_DSCR_ERROR_INT_CLR` writer - The clear bit for inlink descriptor error."]
pub type INLINK_DSCR_ERROR_INT_CLR_W<'a, const O: u8> =
    crate::BitWriter<'a, u32, DMA_INT_CLR_SPEC, bool, O>;
#[doc = "Field `IN_DONE_INT_CLR` reader - The clear bit for completing usage of a inlink descriptor."]
pub type IN_DONE_INT_CLR_R = crate::BitReader<bool>;
#[doc = "Field `IN_DONE_INT_CLR` writer - The clear bit for completing usage of a inlink descriptor."]
pub type IN_DONE_INT_CLR_W<'a, const O: u8> = crate::BitWriter<'a, u32, DMA_INT_CLR_SPEC, bool, O>;
#[doc = "Field `IN_ERR_EOF_INT_CLR` reader - The clear bit for receiving error."]
pub type IN_ERR_EOF_INT_CLR_R = crate::BitReader<bool>;
#[doc = "Field `IN_ERR_EOF_INT_CLR` writer - The clear bit for receiving error."]
pub type IN_ERR_EOF_INT_CLR_W<'a, const O: u8> =
    crate::BitWriter<'a, u32, DMA_INT_CLR_SPEC, bool, O>;
#[doc = "Field `IN_SUC_EOF_INT_CLR` reader - The clear bit for completing receiving all the packets from host."]
pub type IN_SUC_EOF_INT_CLR_R = crate::BitReader<bool>;
#[doc = "Field `IN_SUC_EOF_INT_CLR` writer - The clear bit for completing receiving all the packets from host."]
pub type IN_SUC_EOF_INT_CLR_W<'a, const O: u8> =
    crate::BitWriter<'a, u32, DMA_INT_CLR_SPEC, bool, O>;
#[doc = "Field `OUT_DONE_INT_CLR` reader - The clear bit for completing usage of a outlink descriptor."]
pub type OUT_DONE_INT_CLR_R = crate::BitReader<bool>;
#[doc = "Field `OUT_DONE_INT_CLR` writer - The clear bit for completing usage of a outlink descriptor."]
pub type OUT_DONE_INT_CLR_W<'a, const O: u8> = crate::BitWriter<'a, u32, DMA_INT_CLR_SPEC, bool, O>;
#[doc = "Field `OUT_EOF_INT_CLR` reader - The clear bit for sending a packet to host done."]
pub type OUT_EOF_INT_CLR_R = crate::BitReader<bool>;
#[doc = "Field `OUT_EOF_INT_CLR` writer - The clear bit for sending a packet to host done."]
pub type OUT_EOF_INT_CLR_W<'a, const O: u8> = crate::BitWriter<'a, u32, DMA_INT_CLR_SPEC, bool, O>;
#[doc = "Field `OUT_TOTAL_EOF_INT_CLR` reader - The clear bit for sending all the packets to host done."]
pub type OUT_TOTAL_EOF_INT_CLR_R = crate::BitReader<bool>;
#[doc = "Field `OUT_TOTAL_EOF_INT_CLR` writer - The clear bit for sending all the packets to host done."]
pub type OUT_TOTAL_EOF_INT_CLR_W<'a, const O: u8> =
    crate::BitWriter<'a, u32, DMA_INT_CLR_SPEC, bool, O>;
impl R {
    #[doc = "Bit 0 - The clear bit for lack of enough inlink descriptors."]
    #[inline(always)]
    pub fn inlink_dscr_empty_int_clr(&self) -> INLINK_DSCR_EMPTY_INT_CLR_R {
        INLINK_DSCR_EMPTY_INT_CLR_R::new((self.bits & 1) != 0)
    }
    #[doc = "Bit 1 - The clear bit for outlink descriptor error."]
    #[inline(always)]
    pub fn outlink_dscr_error_int_clr(&self) -> OUTLINK_DSCR_ERROR_INT_CLR_R {
        OUTLINK_DSCR_ERROR_INT_CLR_R::new(((self.bits >> 1) & 1) != 0)
    }
    #[doc = "Bit 2 - The clear bit for inlink descriptor error."]
    #[inline(always)]
    pub fn inlink_dscr_error_int_clr(&self) -> INLINK_DSCR_ERROR_INT_CLR_R {
        INLINK_DSCR_ERROR_INT_CLR_R::new(((self.bits >> 2) & 1) != 0)
    }
    #[doc = "Bit 3 - The clear bit for completing usage of a inlink descriptor."]
    #[inline(always)]
    pub fn in_done_int_clr(&self) -> IN_DONE_INT_CLR_R {
        IN_DONE_INT_CLR_R::new(((self.bits >> 3) & 1) != 0)
    }
    #[doc = "Bit 4 - The clear bit for receiving error."]
    #[inline(always)]
    pub fn in_err_eof_int_clr(&self) -> IN_ERR_EOF_INT_CLR_R {
        IN_ERR_EOF_INT_CLR_R::new(((self.bits >> 4) & 1) != 0)
    }
    #[doc = "Bit 5 - The clear bit for completing receiving all the packets from host."]
    #[inline(always)]
    pub fn in_suc_eof_int_clr(&self) -> IN_SUC_EOF_INT_CLR_R {
        IN_SUC_EOF_INT_CLR_R::new(((self.bits >> 5) & 1) != 0)
    }
    #[doc = "Bit 6 - The clear bit for completing usage of a outlink descriptor."]
    #[inline(always)]
    pub fn out_done_int_clr(&self) -> OUT_DONE_INT_CLR_R {
        OUT_DONE_INT_CLR_R::new(((self.bits >> 6) & 1) != 0)
    }
    #[doc = "Bit 7 - The clear bit for sending a packet to host done."]
    #[inline(always)]
    pub fn out_eof_int_clr(&self) -> OUT_EOF_INT_CLR_R {
        OUT_EOF_INT_CLR_R::new(((self.bits >> 7) & 1) != 0)
    }
    #[doc = "Bit 8 - The clear bit for sending all the packets to host done."]
    #[inline(always)]
    pub fn out_total_eof_int_clr(&self) -> OUT_TOTAL_EOF_INT_CLR_R {
        OUT_TOTAL_EOF_INT_CLR_R::new(((self.bits >> 8) & 1) != 0)
    }
}
impl W {
    #[doc = "Bit 0 - The clear bit for lack of enough inlink descriptors."]
    #[inline(always)]
    #[must_use]
    pub fn inlink_dscr_empty_int_clr(&mut self) -> INLINK_DSCR_EMPTY_INT_CLR_W<0> {
        INLINK_DSCR_EMPTY_INT_CLR_W::new(self)
    }
    #[doc = "Bit 1 - The clear bit for outlink descriptor error."]
    #[inline(always)]
    #[must_use]
    pub fn outlink_dscr_error_int_clr(&mut self) -> OUTLINK_DSCR_ERROR_INT_CLR_W<1> {
        OUTLINK_DSCR_ERROR_INT_CLR_W::new(self)
    }
    #[doc = "Bit 2 - The clear bit for inlink descriptor error."]
    #[inline(always)]
    #[must_use]
    pub fn inlink_dscr_error_int_clr(&mut self) -> INLINK_DSCR_ERROR_INT_CLR_W<2> {
        INLINK_DSCR_ERROR_INT_CLR_W::new(self)
    }
    #[doc = "Bit 3 - The clear bit for completing usage of a inlink descriptor."]
    #[inline(always)]
    #[must_use]
    pub fn in_done_int_clr(&mut self) -> IN_DONE_INT_CLR_W<3> {
        IN_DONE_INT_CLR_W::new(self)
    }
    #[doc = "Bit 4 - The clear bit for receiving error."]
    #[inline(always)]
    #[must_use]
    pub fn in_err_eof_int_clr(&mut self) -> IN_ERR_EOF_INT_CLR_W<4> {
        IN_ERR_EOF_INT_CLR_W::new(self)
    }
    #[doc = "Bit 5 - The clear bit for completing receiving all the packets from host."]
    #[inline(always)]
    #[must_use]
    pub fn in_suc_eof_int_clr(&mut self) -> IN_SUC_EOF_INT_CLR_W<5> {
        IN_SUC_EOF_INT_CLR_W::new(self)
    }
    #[doc = "Bit 6 - The clear bit for completing usage of a outlink descriptor."]
    #[inline(always)]
    #[must_use]
    pub fn out_done_int_clr(&mut self) -> OUT_DONE_INT_CLR_W<6> {
        OUT_DONE_INT_CLR_W::new(self)
    }
    #[doc = "Bit 7 - The clear bit for sending a packet to host done."]
    #[inline(always)]
    #[must_use]
    pub fn out_eof_int_clr(&mut self) -> OUT_EOF_INT_CLR_W<7> {
        OUT_EOF_INT_CLR_W::new(self)
    }
    #[doc = "Bit 8 - The clear bit for sending all the packets to host done."]
    #[inline(always)]
    #[must_use]
    pub fn out_total_eof_int_clr(&mut self) -> OUT_TOTAL_EOF_INT_CLR_W<8> {
        OUT_TOTAL_EOF_INT_CLR_W::new(self)
    }
    #[doc = "Writes raw bits to the register."]
    #[inline(always)]
    pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
        self.0.bits(bits);
        self
    }
}
#[doc = "\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [dma_int_clr](index.html) module"]
pub struct DMA_INT_CLR_SPEC;
impl crate::RegisterSpec for DMA_INT_CLR_SPEC {
    type Ux = u32;
}
#[doc = "`read()` method returns [dma_int_clr::R](R) reader structure"]
impl crate::Readable for DMA_INT_CLR_SPEC {
    type Reader = R;
}
#[doc = "`write(|w| ..)` method takes [dma_int_clr::W](W) writer structure"]
impl crate::Writable for DMA_INT_CLR_SPEC {
    type Writer = W;
    const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
    const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
}
#[doc = "`reset()` method sets DMA_INT_CLR to value 0"]
impl crate::Resettable for DMA_INT_CLR_SPEC {
    const RESET_VALUE: Self::Ux = 0;
}