efm32gg332-pac 0.1.0

Peripheral access API for EFM32GG332 MCU (generated using svd2rust)
Documentation
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
#[doc = "Register `PERCTRL` reader"]
pub struct R(crate::R<PERCTRL_SPEC>);
impl core::ops::Deref for R {
    type Target = crate::R<PERCTRL_SPEC>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
impl From<crate::R<PERCTRL_SPEC>> for R {
    #[inline(always)]
    fn from(reader: crate::R<PERCTRL_SPEC>) -> Self {
        R(reader)
    }
}
#[doc = "Register `PERCTRL` writer"]
pub struct W(crate::W<PERCTRL_SPEC>);
impl core::ops::Deref for W {
    type Target = crate::W<PERCTRL_SPEC>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
impl core::ops::DerefMut for W {
    #[inline(always)]
    fn deref_mut(&mut self) -> &mut Self::Target {
        &mut self.0
    }
}
impl From<crate::W<PERCTRL_SPEC>> for W {
    #[inline(always)]
    fn from(writer: crate::W<PERCTRL_SPEC>) -> Self {
        W(writer)
    }
}
#[doc = "Field `DACCH0DATA` reader - DAC CH0 data selection."]
pub type DACCH0DATA_R = crate::BitReader<bool>;
#[doc = "Field `DACCH0DATA` writer - DAC CH0 data selection."]
pub type DACCH0DATA_W<'a> = crate::BitWriter<'a, u32, PERCTRL_SPEC, bool, 0>;
#[doc = "Field `DACCH1DATA` reader - DAC CH1 data selection."]
pub type DACCH1DATA_R = crate::BitReader<bool>;
#[doc = "Field `DACCH1DATA` writer - DAC CH1 data selection."]
pub type DACCH1DATA_W<'a> = crate::BitWriter<'a, u32, PERCTRL_SPEC, bool, 1>;
#[doc = "DAC channel 0 conversion mode\n\nValue on reset: 0"]
#[derive(Clone, Copy, Debug, PartialEq)]
#[repr(u8)]
pub enum DACCH0CONV_A {
    #[doc = "0: LESENSE does not control DAC CH0."]
    DISABLE = 0,
    #[doc = "1: DAC channel 0 is driven in continuous mode."]
    CONTINUOUS = 1,
    #[doc = "2: DAC channel 0 is driven in sample hold mode."]
    SAMPLEHOLD = 2,
    #[doc = "3: DAC channel 0 is driven in sample off mode."]
    SAMPLEOFF = 3,
}
impl From<DACCH0CONV_A> for u8 {
    #[inline(always)]
    fn from(variant: DACCH0CONV_A) -> Self {
        variant as _
    }
}
#[doc = "Field `DACCH0CONV` reader - DAC channel 0 conversion mode"]
pub type DACCH0CONV_R = crate::FieldReader<u8, DACCH0CONV_A>;
impl DACCH0CONV_R {
    #[doc = "Get enumerated values variant"]
    #[inline(always)]
    pub fn variant(&self) -> DACCH0CONV_A {
        match self.bits {
            0 => DACCH0CONV_A::DISABLE,
            1 => DACCH0CONV_A::CONTINUOUS,
            2 => DACCH0CONV_A::SAMPLEHOLD,
            3 => DACCH0CONV_A::SAMPLEOFF,
            _ => unreachable!(),
        }
    }
    #[doc = "Checks if the value of the field is `DISABLE`"]
    #[inline(always)]
    pub fn is_disable(&self) -> bool {
        *self == DACCH0CONV_A::DISABLE
    }
    #[doc = "Checks if the value of the field is `CONTINUOUS`"]
    #[inline(always)]
    pub fn is_continuous(&self) -> bool {
        *self == DACCH0CONV_A::CONTINUOUS
    }
    #[doc = "Checks if the value of the field is `SAMPLEHOLD`"]
    #[inline(always)]
    pub fn is_samplehold(&self) -> bool {
        *self == DACCH0CONV_A::SAMPLEHOLD
    }
    #[doc = "Checks if the value of the field is `SAMPLEOFF`"]
    #[inline(always)]
    pub fn is_sampleoff(&self) -> bool {
        *self == DACCH0CONV_A::SAMPLEOFF
    }
}
#[doc = "Field `DACCH0CONV` writer - DAC channel 0 conversion mode"]
pub type DACCH0CONV_W<'a> = crate::FieldWriterSafe<'a, u32, PERCTRL_SPEC, u8, DACCH0CONV_A, 2, 2>;
impl<'a> DACCH0CONV_W<'a> {
    #[doc = "LESENSE does not control DAC CH0."]
    #[inline(always)]
    pub fn disable(self) -> &'a mut W {
        self.variant(DACCH0CONV_A::DISABLE)
    }
    #[doc = "DAC channel 0 is driven in continuous mode."]
    #[inline(always)]
    pub fn continuous(self) -> &'a mut W {
        self.variant(DACCH0CONV_A::CONTINUOUS)
    }
    #[doc = "DAC channel 0 is driven in sample hold mode."]
    #[inline(always)]
    pub fn samplehold(self) -> &'a mut W {
        self.variant(DACCH0CONV_A::SAMPLEHOLD)
    }
    #[doc = "DAC channel 0 is driven in sample off mode."]
    #[inline(always)]
    pub fn sampleoff(self) -> &'a mut W {
        self.variant(DACCH0CONV_A::SAMPLEOFF)
    }
}
#[doc = "DAC channel 1 conversion mode\n\nValue on reset: 0"]
#[derive(Clone, Copy, Debug, PartialEq)]
#[repr(u8)]
pub enum DACCH1CONV_A {
    #[doc = "0: LESENSE does not control DAC CH1."]
    DISABLE = 0,
    #[doc = "1: DAC channel 1 is driven in continuous mode."]
    CONTINUOUS = 1,
    #[doc = "2: DAC channel 1 is driven in sample hold mode."]
    SAMPLEHOLD = 2,
    #[doc = "3: DAC channel 1 is driven in sample off mode."]
    SAMPLEOFF = 3,
}
impl From<DACCH1CONV_A> for u8 {
    #[inline(always)]
    fn from(variant: DACCH1CONV_A) -> Self {
        variant as _
    }
}
#[doc = "Field `DACCH1CONV` reader - DAC channel 1 conversion mode"]
pub type DACCH1CONV_R = crate::FieldReader<u8, DACCH1CONV_A>;
impl DACCH1CONV_R {
    #[doc = "Get enumerated values variant"]
    #[inline(always)]
    pub fn variant(&self) -> DACCH1CONV_A {
        match self.bits {
            0 => DACCH1CONV_A::DISABLE,
            1 => DACCH1CONV_A::CONTINUOUS,
            2 => DACCH1CONV_A::SAMPLEHOLD,
            3 => DACCH1CONV_A::SAMPLEOFF,
            _ => unreachable!(),
        }
    }
    #[doc = "Checks if the value of the field is `DISABLE`"]
    #[inline(always)]
    pub fn is_disable(&self) -> bool {
        *self == DACCH1CONV_A::DISABLE
    }
    #[doc = "Checks if the value of the field is `CONTINUOUS`"]
    #[inline(always)]
    pub fn is_continuous(&self) -> bool {
        *self == DACCH1CONV_A::CONTINUOUS
    }
    #[doc = "Checks if the value of the field is `SAMPLEHOLD`"]
    #[inline(always)]
    pub fn is_samplehold(&self) -> bool {
        *self == DACCH1CONV_A::SAMPLEHOLD
    }
    #[doc = "Checks if the value of the field is `SAMPLEOFF`"]
    #[inline(always)]
    pub fn is_sampleoff(&self) -> bool {
        *self == DACCH1CONV_A::SAMPLEOFF
    }
}
#[doc = "Field `DACCH1CONV` writer - DAC channel 1 conversion mode"]
pub type DACCH1CONV_W<'a> = crate::FieldWriterSafe<'a, u32, PERCTRL_SPEC, u8, DACCH1CONV_A, 2, 4>;
impl<'a> DACCH1CONV_W<'a> {
    #[doc = "LESENSE does not control DAC CH1."]
    #[inline(always)]
    pub fn disable(self) -> &'a mut W {
        self.variant(DACCH1CONV_A::DISABLE)
    }
    #[doc = "DAC channel 1 is driven in continuous mode."]
    #[inline(always)]
    pub fn continuous(self) -> &'a mut W {
        self.variant(DACCH1CONV_A::CONTINUOUS)
    }
    #[doc = "DAC channel 1 is driven in sample hold mode."]
    #[inline(always)]
    pub fn samplehold(self) -> &'a mut W {
        self.variant(DACCH1CONV_A::SAMPLEHOLD)
    }
    #[doc = "DAC channel 1 is driven in sample off mode."]
    #[inline(always)]
    pub fn sampleoff(self) -> &'a mut W {
        self.variant(DACCH1CONV_A::SAMPLEOFF)
    }
}
#[doc = "DAC channel 0 output mode\n\nValue on reset: 0"]
#[derive(Clone, Copy, Debug, PartialEq)]
#[repr(u8)]
pub enum DACCH0OUT_A {
    #[doc = "0: DAC CH0 output to pin and ACMP/ADC disabled"]
    DISABLE = 0,
    #[doc = "1: DAC CH0 output to pin enabled, output to ADC and ACMP disabled"]
    PIN = 1,
    #[doc = "2: DAC CH0 output to pin disabled, output to ADC and ACMP enabled"]
    ADCACMP = 2,
    #[doc = "3: DAC CH0 output to pin, ADC, and ACMP enabled."]
    PINADCACMP = 3,
}
impl From<DACCH0OUT_A> for u8 {
    #[inline(always)]
    fn from(variant: DACCH0OUT_A) -> Self {
        variant as _
    }
}
#[doc = "Field `DACCH0OUT` reader - DAC channel 0 output mode"]
pub type DACCH0OUT_R = crate::FieldReader<u8, DACCH0OUT_A>;
impl DACCH0OUT_R {
    #[doc = "Get enumerated values variant"]
    #[inline(always)]
    pub fn variant(&self) -> DACCH0OUT_A {
        match self.bits {
            0 => DACCH0OUT_A::DISABLE,
            1 => DACCH0OUT_A::PIN,
            2 => DACCH0OUT_A::ADCACMP,
            3 => DACCH0OUT_A::PINADCACMP,
            _ => unreachable!(),
        }
    }
    #[doc = "Checks if the value of the field is `DISABLE`"]
    #[inline(always)]
    pub fn is_disable(&self) -> bool {
        *self == DACCH0OUT_A::DISABLE
    }
    #[doc = "Checks if the value of the field is `PIN`"]
    #[inline(always)]
    pub fn is_pin(&self) -> bool {
        *self == DACCH0OUT_A::PIN
    }
    #[doc = "Checks if the value of the field is `ADCACMP`"]
    #[inline(always)]
    pub fn is_adcacmp(&self) -> bool {
        *self == DACCH0OUT_A::ADCACMP
    }
    #[doc = "Checks if the value of the field is `PINADCACMP`"]
    #[inline(always)]
    pub fn is_pinadcacmp(&self) -> bool {
        *self == DACCH0OUT_A::PINADCACMP
    }
}
#[doc = "Field `DACCH0OUT` writer - DAC channel 0 output mode"]
pub type DACCH0OUT_W<'a> = crate::FieldWriterSafe<'a, u32, PERCTRL_SPEC, u8, DACCH0OUT_A, 2, 6>;
impl<'a> DACCH0OUT_W<'a> {
    #[doc = "DAC CH0 output to pin and ACMP/ADC disabled"]
    #[inline(always)]
    pub fn disable(self) -> &'a mut W {
        self.variant(DACCH0OUT_A::DISABLE)
    }
    #[doc = "DAC CH0 output to pin enabled, output to ADC and ACMP disabled"]
    #[inline(always)]
    pub fn pin(self) -> &'a mut W {
        self.variant(DACCH0OUT_A::PIN)
    }
    #[doc = "DAC CH0 output to pin disabled, output to ADC and ACMP enabled"]
    #[inline(always)]
    pub fn adcacmp(self) -> &'a mut W {
        self.variant(DACCH0OUT_A::ADCACMP)
    }
    #[doc = "DAC CH0 output to pin, ADC, and ACMP enabled."]
    #[inline(always)]
    pub fn pinadcacmp(self) -> &'a mut W {
        self.variant(DACCH0OUT_A::PINADCACMP)
    }
}
#[doc = "DAC channel 1 output mode\n\nValue on reset: 0"]
#[derive(Clone, Copy, Debug, PartialEq)]
#[repr(u8)]
pub enum DACCH1OUT_A {
    #[doc = "0: DAC CH1 output to pin and ACMP/ADC disabled"]
    DISABLE = 0,
    #[doc = "1: DAC CH1 output to pin enabled, output to ADC and ACMP disabled"]
    PIN = 1,
    #[doc = "2: DAC CH1 output to pin disabled, output to ADC and ACMP enabled"]
    ADCACMP = 2,
    #[doc = "3: DAC CH1 output to pin, ADC, and ACMP enabled."]
    PINADCACMP = 3,
}
impl From<DACCH1OUT_A> for u8 {
    #[inline(always)]
    fn from(variant: DACCH1OUT_A) -> Self {
        variant as _
    }
}
#[doc = "Field `DACCH1OUT` reader - DAC channel 1 output mode"]
pub type DACCH1OUT_R = crate::FieldReader<u8, DACCH1OUT_A>;
impl DACCH1OUT_R {
    #[doc = "Get enumerated values variant"]
    #[inline(always)]
    pub fn variant(&self) -> DACCH1OUT_A {
        match self.bits {
            0 => DACCH1OUT_A::DISABLE,
            1 => DACCH1OUT_A::PIN,
            2 => DACCH1OUT_A::ADCACMP,
            3 => DACCH1OUT_A::PINADCACMP,
            _ => unreachable!(),
        }
    }
    #[doc = "Checks if the value of the field is `DISABLE`"]
    #[inline(always)]
    pub fn is_disable(&self) -> bool {
        *self == DACCH1OUT_A::DISABLE
    }
    #[doc = "Checks if the value of the field is `PIN`"]
    #[inline(always)]
    pub fn is_pin(&self) -> bool {
        *self == DACCH1OUT_A::PIN
    }
    #[doc = "Checks if the value of the field is `ADCACMP`"]
    #[inline(always)]
    pub fn is_adcacmp(&self) -> bool {
        *self == DACCH1OUT_A::ADCACMP
    }
    #[doc = "Checks if the value of the field is `PINADCACMP`"]
    #[inline(always)]
    pub fn is_pinadcacmp(&self) -> bool {
        *self == DACCH1OUT_A::PINADCACMP
    }
}
#[doc = "Field `DACCH1OUT` writer - DAC channel 1 output mode"]
pub type DACCH1OUT_W<'a> = crate::FieldWriterSafe<'a, u32, PERCTRL_SPEC, u8, DACCH1OUT_A, 2, 8>;
impl<'a> DACCH1OUT_W<'a> {
    #[doc = "DAC CH1 output to pin and ACMP/ADC disabled"]
    #[inline(always)]
    pub fn disable(self) -> &'a mut W {
        self.variant(DACCH1OUT_A::DISABLE)
    }
    #[doc = "DAC CH1 output to pin enabled, output to ADC and ACMP disabled"]
    #[inline(always)]
    pub fn pin(self) -> &'a mut W {
        self.variant(DACCH1OUT_A::PIN)
    }
    #[doc = "DAC CH1 output to pin disabled, output to ADC and ACMP enabled"]
    #[inline(always)]
    pub fn adcacmp(self) -> &'a mut W {
        self.variant(DACCH1OUT_A::ADCACMP)
    }
    #[doc = "DAC CH1 output to pin, ADC, and ACMP enabled."]
    #[inline(always)]
    pub fn pinadcacmp(self) -> &'a mut W {
        self.variant(DACCH1OUT_A::PINADCACMP)
    }
}
#[doc = "Field `DACPRESC` reader - DAC prescaler configuration."]
pub type DACPRESC_R = crate::FieldReader<u8, u8>;
#[doc = "Field `DACPRESC` writer - DAC prescaler configuration."]
pub type DACPRESC_W<'a> = crate::FieldWriter<'a, u32, PERCTRL_SPEC, u8, u8, 5, 10>;
#[doc = "Field `DACREF` reader - DAC bandgap reference used"]
pub type DACREF_R = crate::BitReader<bool>;
#[doc = "Field `DACREF` writer - DAC bandgap reference used"]
pub type DACREF_W<'a> = crate::BitWriter<'a, u32, PERCTRL_SPEC, bool, 18>;
#[doc = "ACMP0 mode\n\nValue on reset: 0"]
#[derive(Clone, Copy, Debug, PartialEq)]
#[repr(u8)]
pub enum ACMP0MODE_A {
    #[doc = "0: LESENSE does not control ACMP0"]
    DISABLE = 0,
    #[doc = "1: LESENSE controls the input mux (POSSEL) of ACMP0"]
    MUX = 1,
    #[doc = "2: LESENSE controls the input mux (POSSEL) and the threshold value (VDDLEVEL) of ACMP0"]
    MUXTHRES = 2,
}
impl From<ACMP0MODE_A> for u8 {
    #[inline(always)]
    fn from(variant: ACMP0MODE_A) -> Self {
        variant as _
    }
}
#[doc = "Field `ACMP0MODE` reader - ACMP0 mode"]
pub type ACMP0MODE_R = crate::FieldReader<u8, ACMP0MODE_A>;
impl ACMP0MODE_R {
    #[doc = "Get enumerated values variant"]
    #[inline(always)]
    pub fn variant(&self) -> Option<ACMP0MODE_A> {
        match self.bits {
            0 => Some(ACMP0MODE_A::DISABLE),
            1 => Some(ACMP0MODE_A::MUX),
            2 => Some(ACMP0MODE_A::MUXTHRES),
            _ => None,
        }
    }
    #[doc = "Checks if the value of the field is `DISABLE`"]
    #[inline(always)]
    pub fn is_disable(&self) -> bool {
        *self == ACMP0MODE_A::DISABLE
    }
    #[doc = "Checks if the value of the field is `MUX`"]
    #[inline(always)]
    pub fn is_mux(&self) -> bool {
        *self == ACMP0MODE_A::MUX
    }
    #[doc = "Checks if the value of the field is `MUXTHRES`"]
    #[inline(always)]
    pub fn is_muxthres(&self) -> bool {
        *self == ACMP0MODE_A::MUXTHRES
    }
}
#[doc = "Field `ACMP0MODE` writer - ACMP0 mode"]
pub type ACMP0MODE_W<'a> = crate::FieldWriter<'a, u32, PERCTRL_SPEC, u8, ACMP0MODE_A, 2, 20>;
impl<'a> ACMP0MODE_W<'a> {
    #[doc = "LESENSE does not control ACMP0"]
    #[inline(always)]
    pub fn disable(self) -> &'a mut W {
        self.variant(ACMP0MODE_A::DISABLE)
    }
    #[doc = "LESENSE controls the input mux (POSSEL) of ACMP0"]
    #[inline(always)]
    pub fn mux(self) -> &'a mut W {
        self.variant(ACMP0MODE_A::MUX)
    }
    #[doc = "LESENSE controls the input mux (POSSEL) and the threshold value (VDDLEVEL) of ACMP0"]
    #[inline(always)]
    pub fn muxthres(self) -> &'a mut W {
        self.variant(ACMP0MODE_A::MUXTHRES)
    }
}
#[doc = "ACMP1 mode\n\nValue on reset: 0"]
#[derive(Clone, Copy, Debug, PartialEq)]
#[repr(u8)]
pub enum ACMP1MODE_A {
    #[doc = "0: LESENSE does not control ACMP1"]
    DISABLE = 0,
    #[doc = "1: LESENSE controls the input mux (POSSEL) of ACMP1"]
    MUX = 1,
    #[doc = "2: LESENSE controls the input mux and the threshold value (VDDLEVEL) of ACMP1"]
    MUXTHRES = 2,
}
impl From<ACMP1MODE_A> for u8 {
    #[inline(always)]
    fn from(variant: ACMP1MODE_A) -> Self {
        variant as _
    }
}
#[doc = "Field `ACMP1MODE` reader - ACMP1 mode"]
pub type ACMP1MODE_R = crate::FieldReader<u8, ACMP1MODE_A>;
impl ACMP1MODE_R {
    #[doc = "Get enumerated values variant"]
    #[inline(always)]
    pub fn variant(&self) -> Option<ACMP1MODE_A> {
        match self.bits {
            0 => Some(ACMP1MODE_A::DISABLE),
            1 => Some(ACMP1MODE_A::MUX),
            2 => Some(ACMP1MODE_A::MUXTHRES),
            _ => None,
        }
    }
    #[doc = "Checks if the value of the field is `DISABLE`"]
    #[inline(always)]
    pub fn is_disable(&self) -> bool {
        *self == ACMP1MODE_A::DISABLE
    }
    #[doc = "Checks if the value of the field is `MUX`"]
    #[inline(always)]
    pub fn is_mux(&self) -> bool {
        *self == ACMP1MODE_A::MUX
    }
    #[doc = "Checks if the value of the field is `MUXTHRES`"]
    #[inline(always)]
    pub fn is_muxthres(&self) -> bool {
        *self == ACMP1MODE_A::MUXTHRES
    }
}
#[doc = "Field `ACMP1MODE` writer - ACMP1 mode"]
pub type ACMP1MODE_W<'a> = crate::FieldWriter<'a, u32, PERCTRL_SPEC, u8, ACMP1MODE_A, 2, 22>;
impl<'a> ACMP1MODE_W<'a> {
    #[doc = "LESENSE does not control ACMP1"]
    #[inline(always)]
    pub fn disable(self) -> &'a mut W {
        self.variant(ACMP1MODE_A::DISABLE)
    }
    #[doc = "LESENSE controls the input mux (POSSEL) of ACMP1"]
    #[inline(always)]
    pub fn mux(self) -> &'a mut W {
        self.variant(ACMP1MODE_A::MUX)
    }
    #[doc = "LESENSE controls the input mux and the threshold value (VDDLEVEL) of ACMP1"]
    #[inline(always)]
    pub fn muxthres(self) -> &'a mut W {
        self.variant(ACMP1MODE_A::MUXTHRES)
    }
}
#[doc = "ACMP and DAC duty cycle mode\n\nValue on reset: 0"]
#[derive(Clone, Copy, Debug, PartialEq)]
#[repr(u8)]
pub enum WARMUPMODE_A {
    #[doc = "0: The analog comparators and DAC are shut down when LESENSE is idle"]
    NORMAL = 0,
    #[doc = "1: The analog comparators are kept powered up when LESENSE is idle"]
    KEEPACMPWARM = 1,
    #[doc = "2: The DAC is kept powered up when LESENSE is idle"]
    KEEPDACWARM = 2,
    #[doc = "3: The analog comparators and DAC are kept powered up when LESENSE is idle"]
    KEEPACMPDACWARM = 3,
}
impl From<WARMUPMODE_A> for u8 {
    #[inline(always)]
    fn from(variant: WARMUPMODE_A) -> Self {
        variant as _
    }
}
#[doc = "Field `WARMUPMODE` reader - ACMP and DAC duty cycle mode"]
pub type WARMUPMODE_R = crate::FieldReader<u8, WARMUPMODE_A>;
impl WARMUPMODE_R {
    #[doc = "Get enumerated values variant"]
    #[inline(always)]
    pub fn variant(&self) -> WARMUPMODE_A {
        match self.bits {
            0 => WARMUPMODE_A::NORMAL,
            1 => WARMUPMODE_A::KEEPACMPWARM,
            2 => WARMUPMODE_A::KEEPDACWARM,
            3 => WARMUPMODE_A::KEEPACMPDACWARM,
            _ => unreachable!(),
        }
    }
    #[doc = "Checks if the value of the field is `NORMAL`"]
    #[inline(always)]
    pub fn is_normal(&self) -> bool {
        *self == WARMUPMODE_A::NORMAL
    }
    #[doc = "Checks if the value of the field is `KEEPACMPWARM`"]
    #[inline(always)]
    pub fn is_keepacmpwarm(&self) -> bool {
        *self == WARMUPMODE_A::KEEPACMPWARM
    }
    #[doc = "Checks if the value of the field is `KEEPDACWARM`"]
    #[inline(always)]
    pub fn is_keepdacwarm(&self) -> bool {
        *self == WARMUPMODE_A::KEEPDACWARM
    }
    #[doc = "Checks if the value of the field is `KEEPACMPDACWARM`"]
    #[inline(always)]
    pub fn is_keepacmpdacwarm(&self) -> bool {
        *self == WARMUPMODE_A::KEEPACMPDACWARM
    }
}
#[doc = "Field `WARMUPMODE` writer - ACMP and DAC duty cycle mode"]
pub type WARMUPMODE_W<'a> = crate::FieldWriterSafe<'a, u32, PERCTRL_SPEC, u8, WARMUPMODE_A, 2, 26>;
impl<'a> WARMUPMODE_W<'a> {
    #[doc = "The analog comparators and DAC are shut down when LESENSE is idle"]
    #[inline(always)]
    pub fn normal(self) -> &'a mut W {
        self.variant(WARMUPMODE_A::NORMAL)
    }
    #[doc = "The analog comparators are kept powered up when LESENSE is idle"]
    #[inline(always)]
    pub fn keepacmpwarm(self) -> &'a mut W {
        self.variant(WARMUPMODE_A::KEEPACMPWARM)
    }
    #[doc = "The DAC is kept powered up when LESENSE is idle"]
    #[inline(always)]
    pub fn keepdacwarm(self) -> &'a mut W {
        self.variant(WARMUPMODE_A::KEEPDACWARM)
    }
    #[doc = "The analog comparators and DAC are kept powered up when LESENSE is idle"]
    #[inline(always)]
    pub fn keepacmpdacwarm(self) -> &'a mut W {
        self.variant(WARMUPMODE_A::KEEPACMPDACWARM)
    }
}
impl R {
    #[doc = "Bit 0 - DAC CH0 data selection."]
    #[inline(always)]
    pub fn dacch0data(&self) -> DACCH0DATA_R {
        DACCH0DATA_R::new((self.bits & 1) != 0)
    }
    #[doc = "Bit 1 - DAC CH1 data selection."]
    #[inline(always)]
    pub fn dacch1data(&self) -> DACCH1DATA_R {
        DACCH1DATA_R::new(((self.bits >> 1) & 1) != 0)
    }
    #[doc = "Bits 2:3 - DAC channel 0 conversion mode"]
    #[inline(always)]
    pub fn dacch0conv(&self) -> DACCH0CONV_R {
        DACCH0CONV_R::new(((self.bits >> 2) & 3) as u8)
    }
    #[doc = "Bits 4:5 - DAC channel 1 conversion mode"]
    #[inline(always)]
    pub fn dacch1conv(&self) -> DACCH1CONV_R {
        DACCH1CONV_R::new(((self.bits >> 4) & 3) as u8)
    }
    #[doc = "Bits 6:7 - DAC channel 0 output mode"]
    #[inline(always)]
    pub fn dacch0out(&self) -> DACCH0OUT_R {
        DACCH0OUT_R::new(((self.bits >> 6) & 3) as u8)
    }
    #[doc = "Bits 8:9 - DAC channel 1 output mode"]
    #[inline(always)]
    pub fn dacch1out(&self) -> DACCH1OUT_R {
        DACCH1OUT_R::new(((self.bits >> 8) & 3) as u8)
    }
    #[doc = "Bits 10:14 - DAC prescaler configuration."]
    #[inline(always)]
    pub fn dacpresc(&self) -> DACPRESC_R {
        DACPRESC_R::new(((self.bits >> 10) & 0x1f) as u8)
    }
    #[doc = "Bit 18 - DAC bandgap reference used"]
    #[inline(always)]
    pub fn dacref(&self) -> DACREF_R {
        DACREF_R::new(((self.bits >> 18) & 1) != 0)
    }
    #[doc = "Bits 20:21 - ACMP0 mode"]
    #[inline(always)]
    pub fn acmp0mode(&self) -> ACMP0MODE_R {
        ACMP0MODE_R::new(((self.bits >> 20) & 3) as u8)
    }
    #[doc = "Bits 22:23 - ACMP1 mode"]
    #[inline(always)]
    pub fn acmp1mode(&self) -> ACMP1MODE_R {
        ACMP1MODE_R::new(((self.bits >> 22) & 3) as u8)
    }
    #[doc = "Bits 26:27 - ACMP and DAC duty cycle mode"]
    #[inline(always)]
    pub fn warmupmode(&self) -> WARMUPMODE_R {
        WARMUPMODE_R::new(((self.bits >> 26) & 3) as u8)
    }
}
impl W {
    #[doc = "Bit 0 - DAC CH0 data selection."]
    #[inline(always)]
    pub fn dacch0data(&mut self) -> DACCH0DATA_W {
        DACCH0DATA_W::new(self)
    }
    #[doc = "Bit 1 - DAC CH1 data selection."]
    #[inline(always)]
    pub fn dacch1data(&mut self) -> DACCH1DATA_W {
        DACCH1DATA_W::new(self)
    }
    #[doc = "Bits 2:3 - DAC channel 0 conversion mode"]
    #[inline(always)]
    pub fn dacch0conv(&mut self) -> DACCH0CONV_W {
        DACCH0CONV_W::new(self)
    }
    #[doc = "Bits 4:5 - DAC channel 1 conversion mode"]
    #[inline(always)]
    pub fn dacch1conv(&mut self) -> DACCH1CONV_W {
        DACCH1CONV_W::new(self)
    }
    #[doc = "Bits 6:7 - DAC channel 0 output mode"]
    #[inline(always)]
    pub fn dacch0out(&mut self) -> DACCH0OUT_W {
        DACCH0OUT_W::new(self)
    }
    #[doc = "Bits 8:9 - DAC channel 1 output mode"]
    #[inline(always)]
    pub fn dacch1out(&mut self) -> DACCH1OUT_W {
        DACCH1OUT_W::new(self)
    }
    #[doc = "Bits 10:14 - DAC prescaler configuration."]
    #[inline(always)]
    pub fn dacpresc(&mut self) -> DACPRESC_W {
        DACPRESC_W::new(self)
    }
    #[doc = "Bit 18 - DAC bandgap reference used"]
    #[inline(always)]
    pub fn dacref(&mut self) -> DACREF_W {
        DACREF_W::new(self)
    }
    #[doc = "Bits 20:21 - ACMP0 mode"]
    #[inline(always)]
    pub fn acmp0mode(&mut self) -> ACMP0MODE_W {
        ACMP0MODE_W::new(self)
    }
    #[doc = "Bits 22:23 - ACMP1 mode"]
    #[inline(always)]
    pub fn acmp1mode(&mut self) -> ACMP1MODE_W {
        ACMP1MODE_W::new(self)
    }
    #[doc = "Bits 26:27 - ACMP and DAC duty cycle mode"]
    #[inline(always)]
    pub fn warmupmode(&mut self) -> WARMUPMODE_W {
        WARMUPMODE_W::new(self)
    }
    #[doc = "Writes raw bits to the register."]
    #[inline(always)]
    pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
        self.0.bits(bits);
        self
    }
}
#[doc = "Peripheral Control Register\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [perctrl](index.html) module"]
pub struct PERCTRL_SPEC;
impl crate::RegisterSpec for PERCTRL_SPEC {
    type Ux = u32;
}
#[doc = "`read()` method returns [perctrl::R](R) reader structure"]
impl crate::Readable for PERCTRL_SPEC {
    type Reader = R;
}
#[doc = "`write(|w| ..)` method takes [perctrl::W](W) writer structure"]
impl crate::Writable for PERCTRL_SPEC {
    type Writer = W;
}
#[doc = "`reset()` method sets PERCTRL to value 0"]
impl crate::Resettable for PERCTRL_SPEC {
    #[inline(always)]
    fn reset_value() -> Self::Ux {
        0
    }
}