/*
DISCLAIMER
This software is supplied by Renesas Electronics Corporation and is only intended for use with Renesas products.
No other uses are authorized. This software is owned by Renesas Electronics Corporation and is protected under all
applicable laws, including copyright laws.
THIS SOFTWARE IS PROVIDED "AS IS" AND RENESAS MAKES NO WARRANTIES REGARDING THIS SOFTWARE, WHETHER EXPRESS, IMPLIED
OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
NON-INFRINGEMENT. ALL SUCH WARRANTIES ARE EXPRESSLY DISCLAIMED.TO THE MAXIMUM EXTENT PERMITTED NOT PROHIBITED BY
LAW, NEITHER RENESAS ELECTRONICS CORPORATION NOR ANY OF ITS AFFILIATED COMPANIES SHALL BE LIABLE FOR ANY DIRECT,
INDIRECT, SPECIAL, INCIDENTAL OR CONSEQUENTIAL DAMAGES FOR ANY REASON RELATED TO THIS SOFTWARE, EVEN IF RENESAS OR
ITS AFFILIATES HAVE BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.
Renesas reserves the right, without notice, to make changes to this software and to discontinue the availability
of this software. By using this software, you agree to the additional terms and conditions found by accessing the
following link:
http://www.renesas.com/disclaimer
*/
// Generated from SVD 1.2, with svd2pac 0.6.0 on Thu, 24 Jul 2025 04:45:17 +0000
#![allow(clippy::identity_op)]
#![allow(clippy::module_inception)]
#![allow(clippy::derivable_impls)]
#[allow(unused_imports)]
use crate::common::sealed;
#[allow(unused_imports)]
use crate::common::*;
#[doc = r"GPIO registers"]
unsafe impl ::core::marker::Send for super::Gpio {}
unsafe impl ::core::marker::Sync for super::Gpio {}
impl super::Gpio {
#[allow(unused)]
#[inline(always)]
pub(crate) const fn _svd2pac_as_ptr(&self) -> *mut u8 {
self.ptr
}
#[doc = "Select which clock to map on port in PPA"]
#[inline(always)]
pub const fn gpio_clk_sel(
&self,
) -> &'static crate::common::Reg<self::GpioClkSel_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::GpioClkSel_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(208usize),
)
}
}
#[doc = "P00 Mode Register"]
#[inline(always)]
pub const fn p00_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P00ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P00ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(30usize),
)
}
}
#[doc = "P01 Mode Register"]
#[inline(always)]
pub const fn p01_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P01ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P01ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(32usize),
)
}
}
#[doc = "P02 Mode Register"]
#[inline(always)]
pub const fn p02_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P02ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P02ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(34usize),
)
}
}
#[doc = "P03 Mode Register"]
#[inline(always)]
pub const fn p03_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P03ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P03ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(36usize),
)
}
}
#[doc = "P04 Mode Register"]
#[inline(always)]
pub const fn p04_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P04ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P04ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(38usize),
)
}
}
#[doc = "P05 Mode Register"]
#[inline(always)]
pub const fn p05_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P05ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P05ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(40usize),
)
}
}
#[doc = "P06 Mode Register"]
#[inline(always)]
pub const fn p06_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P06ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P06ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(42usize),
)
}
}
#[doc = "P07 Mode Register"]
#[inline(always)]
pub const fn p07_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P07ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P07ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(44usize),
)
}
}
#[doc = "P0 Data input / output Register"]
#[inline(always)]
pub const fn p0_data_reg(
&self,
) -> &'static crate::common::Reg<self::P0DataReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P0DataReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(0usize),
)
}
}
#[doc = "P0 Output Power Control Register"]
#[inline(always)]
pub const fn p0_padpwr_ctrl_reg(
&self,
) -> &'static crate::common::Reg<self::P0PadpwrCtrlReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P0PadpwrCtrlReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(192usize),
)
}
}
#[doc = "P0 Reset port pins Register"]
#[inline(always)]
pub const fn p0_reset_data_reg(
&self,
) -> &'static crate::common::Reg<self::P0ResetDataReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P0ResetDataReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(20usize),
)
}
}
#[doc = "P0 Set port pins Register"]
#[inline(always)]
pub const fn p0_set_data_reg(
&self,
) -> &'static crate::common::Reg<self::P0SetDataReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P0SetDataReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(10usize),
)
}
}
#[doc = "P10 Mode Register"]
#[inline(always)]
pub const fn p10_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P10ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P10ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(46usize),
)
}
}
#[doc = "P11 Mode Register"]
#[inline(always)]
pub const fn p11_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P11ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P11ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(48usize),
)
}
}
#[doc = "P12 Mode Register"]
#[inline(always)]
pub const fn p12_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P12ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P12ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(50usize),
)
}
}
#[doc = "P13 Mode Register"]
#[inline(always)]
pub const fn p13_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P13ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P13ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(52usize),
)
}
}
#[doc = "P14 Mode Register"]
#[inline(always)]
pub const fn p14_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P14ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P14ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(54usize),
)
}
}
#[doc = "P15 Mode Register"]
#[inline(always)]
pub const fn p15_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P15ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P15ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(56usize),
)
}
}
#[doc = "P24 Mode Register"]
#[inline(always)]
pub const fn p16_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P16ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P16ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(58usize),
)
}
}
#[doc = "P25 Mode Register"]
#[inline(always)]
pub const fn p17_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P17ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P17ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(60usize),
)
}
}
#[doc = "P1 Data input / output Register"]
#[inline(always)]
pub const fn p1_data_reg(
&self,
) -> &'static crate::common::Reg<self::P1DataReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P1DataReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(2usize),
)
}
}
#[doc = "P1 Output Power Control Register"]
#[inline(always)]
pub const fn p1_padpwr_ctrl_reg(
&self,
) -> &'static crate::common::Reg<self::P1PadpwrCtrlReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P1PadpwrCtrlReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(194usize),
)
}
}
#[doc = "P1 Reset port pins Register"]
#[inline(always)]
pub const fn p1_reset_data_reg(
&self,
) -> &'static crate::common::Reg<self::P1ResetDataReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P1ResetDataReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(22usize),
)
}
}
#[doc = "P1 Set port pins Register"]
#[inline(always)]
pub const fn p1_set_data_reg(
&self,
) -> &'static crate::common::Reg<self::P1SetDataReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P1SetDataReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(12usize),
)
}
}
#[doc = "P20 Mode Register"]
#[inline(always)]
pub const fn p20_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P20ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P20ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(62usize),
)
}
}
#[doc = "P21 Mode Register"]
#[inline(always)]
pub const fn p21_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P21ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P21ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(64usize),
)
}
}
#[doc = "P22 Mode Register"]
#[inline(always)]
pub const fn p22_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P22ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P22ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(66usize),
)
}
}
#[doc = "P23 Mode Register"]
#[inline(always)]
pub const fn p23_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P23ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P23ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(68usize),
)
}
}
#[doc = "P24 Mode Register"]
#[inline(always)]
pub const fn p24_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P24ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P24ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(70usize),
)
}
}
#[doc = "P2 Data input / output Register"]
#[inline(always)]
pub const fn p2_data_reg(
&self,
) -> &'static crate::common::Reg<self::P2DataReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P2DataReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(4usize),
)
}
}
#[doc = "P2 Output Power Control Register"]
#[inline(always)]
pub const fn p2_padpwr_ctrl_reg(
&self,
) -> &'static crate::common::Reg<self::P2PadpwrCtrlReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P2PadpwrCtrlReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(196usize),
)
}
}
#[doc = "P2 Reset port pins Register"]
#[inline(always)]
pub const fn p2_reset_data_reg(
&self,
) -> &'static crate::common::Reg<self::P2ResetDataReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P2ResetDataReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(24usize),
)
}
}
#[doc = "P2 Set port pins Register"]
#[inline(always)]
pub const fn p2_set_data_reg(
&self,
) -> &'static crate::common::Reg<self::P2SetDataReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P2SetDataReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(14usize),
)
}
}
#[doc = "P30 Mode Register"]
#[inline(always)]
pub const fn p30_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P30ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P30ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(78usize),
)
}
}
#[doc = "P31 Mode Register"]
#[inline(always)]
pub const fn p31_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P31ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P31ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(80usize),
)
}
}
#[doc = "P32 Mode Register"]
#[inline(always)]
pub const fn p32_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P32ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P32ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(82usize),
)
}
}
#[doc = "P33 Mode Register"]
#[inline(always)]
pub const fn p33_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P33ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P33ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(84usize),
)
}
}
#[doc = "P34 Mode Register"]
#[inline(always)]
pub const fn p34_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P34ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P34ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(86usize),
)
}
}
#[doc = "P35 Mode Register"]
#[inline(always)]
pub const fn p35_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P35ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P35ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(88usize),
)
}
}
#[doc = "P36 Mode Register"]
#[inline(always)]
pub const fn p36_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P36ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P36ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(90usize),
)
}
}
#[doc = "P37 Mode Register"]
#[inline(always)]
pub const fn p37_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P37ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P37ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(92usize),
)
}
}
#[doc = "P3 Data input / output Register"]
#[inline(always)]
pub const fn p3_data_reg(
&self,
) -> &'static crate::common::Reg<self::P3DataReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P3DataReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(6usize),
)
}
}
#[doc = "P3 Output Power Control Register"]
#[inline(always)]
pub const fn p3_padpwr_ctrl_reg(
&self,
) -> &'static crate::common::Reg<self::P3PadpwrCtrlReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P3PadpwrCtrlReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(198usize),
)
}
}
#[doc = "P3 Reset port pins Register"]
#[inline(always)]
pub const fn p3_reset_data_reg(
&self,
) -> &'static crate::common::Reg<self::P3ResetDataReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P3ResetDataReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(26usize),
)
}
}
#[doc = "P3 Set port pins Register"]
#[inline(always)]
pub const fn p3_set_data_reg(
&self,
) -> &'static crate::common::Reg<self::P3SetDataReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P3SetDataReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(16usize),
)
}
}
#[doc = "P40 Mode Register"]
#[inline(always)]
pub const fn p40_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P40ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P40ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(94usize),
)
}
}
#[doc = "P41 Mode Register"]
#[inline(always)]
pub const fn p41_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P41ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P41ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(96usize),
)
}
}
#[doc = "P42 Mode Register"]
#[inline(always)]
pub const fn p42_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P42ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P42ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(98usize),
)
}
}
#[doc = "P43 Mode Register"]
#[inline(always)]
pub const fn p43_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P43ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P43ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(100usize),
)
}
}
#[doc = "P44 Mode Register"]
#[inline(always)]
pub const fn p44_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P44ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P44ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(102usize),
)
}
}
#[doc = "P45 Mode Register"]
#[inline(always)]
pub const fn p45_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P45ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P45ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(104usize),
)
}
}
#[doc = "P46 Mode Register"]
#[inline(always)]
pub const fn p46_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P46ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P46ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(106usize),
)
}
}
#[doc = "P47 Mode Register"]
#[inline(always)]
pub const fn p47_mode_reg(
&self,
) -> &'static crate::common::Reg<self::P47ModeReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P47ModeReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(108usize),
)
}
}
#[doc = "P4 Data input / output Register"]
#[inline(always)]
pub const fn p4_data_reg(
&self,
) -> &'static crate::common::Reg<self::P4DataReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P4DataReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(8usize),
)
}
}
#[doc = "P4 Output Power Control Register"]
#[inline(always)]
pub const fn p4_padpwr_ctrl_reg(
&self,
) -> &'static crate::common::Reg<self::P4PadpwrCtrlReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P4PadpwrCtrlReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(200usize),
)
}
}
#[doc = "P4 Reset port pins Register"]
#[inline(always)]
pub const fn p4_reset_data_reg(
&self,
) -> &'static crate::common::Reg<self::P4ResetDataReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P4ResetDataReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(28usize),
)
}
}
#[doc = "P4 Set port pins Register"]
#[inline(always)]
pub const fn p4_set_data_reg(
&self,
) -> &'static crate::common::Reg<self::P4SetDataReg_SPEC, crate::common::RW> {
unsafe {
crate::common::Reg::<self::P4SetDataReg_SPEC, crate::common::RW>::from_ptr(
self._svd2pac_as_ptr().add(18usize),
)
}
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct GpioClkSel_SPEC;
impl crate::sealed::RegSpec for GpioClkSel_SPEC {
type DataType = u16;
}
#[doc = "Select which clock to map on port in PPA"]
pub type GpioClkSel = crate::RegValueT<GpioClkSel_SPEC>;
impl GpioClkSel {
#[doc = "Select which clock to map when PID = FUNC_CLOCK.\n0x0: XTAL32K\n0x1: RC32K\n0x2: RCX\n0x3: XTAL16M\n0x4: RC16M\n0x5: DIVN\n0x6: Reserved\n0x7: Reserved"]
#[inline(always)]
pub fn func_clock_sel(
self,
) -> crate::common::RegisterField<0, 0x7, 1, 0, u8, u8, GpioClkSel_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x7,1,0,u8,u8,GpioClkSel_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for GpioClkSel {
#[inline(always)]
fn default() -> GpioClkSel {
<crate::RegValueT<GpioClkSel_SPEC> as RegisterValue<_>>::new(0)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P00ModeReg_SPEC;
impl crate::sealed::RegSpec for P00ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P00 Mode Register"]
pub type P00ModeReg = crate::RegValueT<P00ModeReg_SPEC>;
impl P00ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P00ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P00ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P00ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P00ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "Function of port\n0: GPIO, PUPD see above\n1: UART_RX\n2: UART_TX\n3: UART_IRDA_RX\n4: UART_IRDA_TX\n5: UART2_RX\n6: UART2_TX\n7: UART2_IRDA_RX\n8: UART2_IRDA_TX\n9: UART2_CTSN\n10: UART2_RTSN\n11: SPI_DI\n12: SPI_DO\n13: SPI_CLK14: SPI_EN\n15: SPI2_DI\n16: SPI2_DO\n17: SPI2_CLK\n18: SPI2_EN\n19: I2C_SCL\n20: I2C_SDA\n21: I2C2_SCL\n22: I2C2_SDA\n23: PWM0\n24: PWM1\n25: PWM2\n26: PWM3\n27: PWM4\n28: BLE_DIAG (ble_diag_0: pins P2_0 and P3_0, ble_diag_1: pins P2_1 and P3_1, ble_diag_2: pins P2_2 and P3_2, ble_diag_3: pins P1_0 and P3_3, ble_diag_4: pins P1_1 and P3_4, ble_diag_5: pins P1_2 and P3_5, ble_diag_6: pins P1_3 and P3_6, ble_diag_7: pins P2_3 and P3_7)\n29: FTDF_DIAG (ftdf_diag_0: pins P1_4 and P4_0, ftdf_diag_1: pins P1_5 and P4_1, ftdf_diag_2: pins P1_6 and P4_2, ftdf_diag_3: pins P1_7 and P4_3, ftdf_diag_4: pins P0_6 and P4_4, ftdf_diag_5: pins P0_7 and P4_5, ftdf_diag_6: pins P1_3 and P4_6, ftdf_diag_7: pins P2_3 and P4_7)\n30: PCM_DI\n31: PCM_DO\n32: PCM_FSC\n33: PCM_CLK\n34: PDM_DI\n35: PDM_DO\n36: PDM_CLK\n37: USB_SOF\n38: ADC (only for P0\\[7:6\\], P1\\[5:2,0\\] and P2\\[4\\])\n38: USB (only for P2\\[2\\] and P1\\[1\\])\n38: XTAL32 (only for P2\\[1:0\\])\n39: QD_CHA_X\n40: QD_CHB_X\n41: QD_CHA_Y\n42: QD_CHB_Y\n43: QD_CHA_Z\n44: QD_CHB_Z\n45: IR_OUT\n46: BREATH\n47: KB_ROW\n48: COEX_EXT_ACT0\n49: COEX_EXT_ACT1\n50: COEX_SMART_ACT\n51: COEX_SMART_PRI\n52: CLOCK\n53: ONESHOT\n54: PWM5\n55: PORT0_DCF\n56: PORT1_DCF\n57: PORT2_DCF\n58: PORT3_DCF\n59: PORT4_DCF\n60: RF_ANT_TRIM\\[0\\]\n61: RF_ANT_TRIM\\[1\\]\n62: RF_ANT_TRIM\\[2\\]\n63: Reserved"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P00ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P00ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P00ModeReg {
#[inline(always)]
fn default() -> P00ModeReg {
<crate::RegValueT<P00ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P01ModeReg_SPEC;
impl crate::sealed::RegSpec for P01ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P01 Mode Register"]
pub type P01ModeReg = crate::RegValueT<P01ModeReg_SPEC>;
impl P01ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P01ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P01ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P01ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P01ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P01ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P01ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P01ModeReg {
#[inline(always)]
fn default() -> P01ModeReg {
<crate::RegValueT<P01ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P02ModeReg_SPEC;
impl crate::sealed::RegSpec for P02ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P02 Mode Register"]
pub type P02ModeReg = crate::RegValueT<P02ModeReg_SPEC>;
impl P02ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P02ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P02ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P02ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P02ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P02ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P02ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P02ModeReg {
#[inline(always)]
fn default() -> P02ModeReg {
<crate::RegValueT<P02ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P03ModeReg_SPEC;
impl crate::sealed::RegSpec for P03ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P03 Mode Register"]
pub type P03ModeReg = crate::RegValueT<P03ModeReg_SPEC>;
impl P03ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P03ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P03ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P03ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P03ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P03ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P03ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P03ModeReg {
#[inline(always)]
fn default() -> P03ModeReg {
<crate::RegValueT<P03ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P04ModeReg_SPEC;
impl crate::sealed::RegSpec for P04ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P04 Mode Register"]
pub type P04ModeReg = crate::RegValueT<P04ModeReg_SPEC>;
impl P04ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P04ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P04ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P04ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P04ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P04ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P04ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P04ModeReg {
#[inline(always)]
fn default() -> P04ModeReg {
<crate::RegValueT<P04ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P05ModeReg_SPEC;
impl crate::sealed::RegSpec for P05ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P05 Mode Register"]
pub type P05ModeReg = crate::RegValueT<P05ModeReg_SPEC>;
impl P05ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P05ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P05ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P05ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P05ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P05ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P05ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P05ModeReg {
#[inline(always)]
fn default() -> P05ModeReg {
<crate::RegValueT<P05ModeReg_SPEC> as RegisterValue<_>>::new(256)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P06ModeReg_SPEC;
impl crate::sealed::RegSpec for P06ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P06 Mode Register"]
pub type P06ModeReg = crate::RegValueT<P06ModeReg_SPEC>;
impl P06ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P06ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P06ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P06ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P06ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P06ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P06ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P06ModeReg {
#[inline(always)]
fn default() -> P06ModeReg {
<crate::RegValueT<P06ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P07ModeReg_SPEC;
impl crate::sealed::RegSpec for P07ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P07 Mode Register"]
pub type P07ModeReg = crate::RegValueT<P07ModeReg_SPEC>;
impl P07ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P07ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P07ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P07ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P07ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P07ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P07ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P07ModeReg {
#[inline(always)]
fn default() -> P07ModeReg {
<crate::RegValueT<P07ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P0DataReg_SPEC;
impl crate::sealed::RegSpec for P0DataReg_SPEC {
type DataType = u16;
}
#[doc = "P0 Data input / output Register"]
pub type P0DataReg = crate::RegValueT<P0DataReg_SPEC>;
impl P0DataReg {
#[doc = "Set P0 output register when written; Returns the value of P0 port when read"]
#[inline(always)]
pub fn p0_data(
self,
) -> crate::common::RegisterField<0, 0xff, 1, 0, u8, u8, P0DataReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0xff,1,0,u8,u8,P0DataReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P0DataReg {
#[inline(always)]
fn default() -> P0DataReg {
<crate::RegValueT<P0DataReg_SPEC> as RegisterValue<_>>::new(32)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P0PadpwrCtrlReg_SPEC;
impl crate::sealed::RegSpec for P0PadpwrCtrlReg_SPEC {
type DataType = u16;
}
#[doc = "P0 Output Power Control Register"]
pub type P0PadpwrCtrlReg = crate::RegValueT<P0PadpwrCtrlReg_SPEC>;
impl P0PadpwrCtrlReg {
#[doc = "1 = P0_x port output is powered by VDD1V8P rail\n0 = P0_x port output is powered by V33 rail\nbit 6 controls the power supply of P0\\[6\\],\nbit 7 controls the power supply of P0\\[7\\]"]
#[inline(always)]
pub fn p0_out_ctrl(
self,
) -> crate::common::RegisterField<6, 0x3, 1, 0, u8, u8, P0PadpwrCtrlReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<6,0x3,1,0,u8,u8,P0PadpwrCtrlReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P0PadpwrCtrlReg {
#[inline(always)]
fn default() -> P0PadpwrCtrlReg {
<crate::RegValueT<P0PadpwrCtrlReg_SPEC> as RegisterValue<_>>::new(0)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P0ResetDataReg_SPEC;
impl crate::sealed::RegSpec for P0ResetDataReg_SPEC {
type DataType = u16;
}
#[doc = "P0 Reset port pins Register"]
pub type P0ResetDataReg = crate::RegValueT<P0ResetDataReg_SPEC>;
impl P0ResetDataReg {
#[doc = "Writing a 1 to P0\\[y\\] sets P0\\[y\\] to 0. Writing 0 is discarded;\nReading returns 0"]
#[inline(always)]
pub fn p0_reset(
self,
) -> crate::common::RegisterField<0, 0xff, 1, 0, u8, u8, P0ResetDataReg_SPEC, crate::common::W>
{
crate::common::RegisterField::<0,0xff,1,0,u8,u8,P0ResetDataReg_SPEC,crate::common::W>::from_register(self,0)
}
}
impl ::core::default::Default for P0ResetDataReg {
#[inline(always)]
fn default() -> P0ResetDataReg {
<crate::RegValueT<P0ResetDataReg_SPEC> as RegisterValue<_>>::new(0)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P0SetDataReg_SPEC;
impl crate::sealed::RegSpec for P0SetDataReg_SPEC {
type DataType = u16;
}
#[doc = "P0 Set port pins Register"]
pub type P0SetDataReg = crate::RegValueT<P0SetDataReg_SPEC>;
impl P0SetDataReg {
#[doc = "Writing a 1 to P0\\[y\\] sets P0\\[y\\] to 1. Writing 0 is discarded;\nReading returns 0"]
#[inline(always)]
pub fn p0_set(
self,
) -> crate::common::RegisterField<0, 0xff, 1, 0, u8, u8, P0SetDataReg_SPEC, crate::common::W>
{
crate::common::RegisterField::<0,0xff,1,0,u8,u8,P0SetDataReg_SPEC,crate::common::W>::from_register(self,0)
}
}
impl ::core::default::Default for P0SetDataReg {
#[inline(always)]
fn default() -> P0SetDataReg {
<crate::RegValueT<P0SetDataReg_SPEC> as RegisterValue<_>>::new(0)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P10ModeReg_SPEC;
impl crate::sealed::RegSpec for P10ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P10 Mode Register"]
pub type P10ModeReg = crate::RegValueT<P10ModeReg_SPEC>;
impl P10ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P10ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P10ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P10ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P10ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P10ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P10ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P10ModeReg {
#[inline(always)]
fn default() -> P10ModeReg {
<crate::RegValueT<P10ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P11ModeReg_SPEC;
impl crate::sealed::RegSpec for P11ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P11 Mode Register"]
pub type P11ModeReg = crate::RegValueT<P11ModeReg_SPEC>;
impl P11ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P11ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P11ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P11ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P11ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P11ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P11ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P11ModeReg {
#[inline(always)]
fn default() -> P11ModeReg {
<crate::RegValueT<P11ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P12ModeReg_SPEC;
impl crate::sealed::RegSpec for P12ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P12 Mode Register"]
pub type P12ModeReg = crate::RegValueT<P12ModeReg_SPEC>;
impl P12ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P12ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P12ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P12ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P12ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P12ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P12ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P12ModeReg {
#[inline(always)]
fn default() -> P12ModeReg {
<crate::RegValueT<P12ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P13ModeReg_SPEC;
impl crate::sealed::RegSpec for P13ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P13 Mode Register"]
pub type P13ModeReg = crate::RegValueT<P13ModeReg_SPEC>;
impl P13ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P13ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P13ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P13ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P13ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P13ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P13ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P13ModeReg {
#[inline(always)]
fn default() -> P13ModeReg {
<crate::RegValueT<P13ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P14ModeReg_SPEC;
impl crate::sealed::RegSpec for P14ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P14 Mode Register"]
pub type P14ModeReg = crate::RegValueT<P14ModeReg_SPEC>;
impl P14ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P14ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P14ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P14ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P14ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P14ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P14ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P14ModeReg {
#[inline(always)]
fn default() -> P14ModeReg {
<crate::RegValueT<P14ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P15ModeReg_SPEC;
impl crate::sealed::RegSpec for P15ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P15 Mode Register"]
pub type P15ModeReg = crate::RegValueT<P15ModeReg_SPEC>;
impl P15ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P15ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P15ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P15ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P15ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P15ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P15ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P15ModeReg {
#[inline(always)]
fn default() -> P15ModeReg {
<crate::RegValueT<P15ModeReg_SPEC> as RegisterValue<_>>::new(256)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P16ModeReg_SPEC;
impl crate::sealed::RegSpec for P16ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P24 Mode Register"]
pub type P16ModeReg = crate::RegValueT<P16ModeReg_SPEC>;
impl P16ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P16ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P16ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P16ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P16ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P16ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P16ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P16ModeReg {
#[inline(always)]
fn default() -> P16ModeReg {
<crate::RegValueT<P16ModeReg_SPEC> as RegisterValue<_>>::new(256)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P17ModeReg_SPEC;
impl crate::sealed::RegSpec for P17ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P25 Mode Register"]
pub type P17ModeReg = crate::RegValueT<P17ModeReg_SPEC>;
impl P17ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P17ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P17ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P17ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P17ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P17ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P17ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P17ModeReg {
#[inline(always)]
fn default() -> P17ModeReg {
<crate::RegValueT<P17ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P1DataReg_SPEC;
impl crate::sealed::RegSpec for P1DataReg_SPEC {
type DataType = u16;
}
#[doc = "P1 Data input / output Register"]
pub type P1DataReg = crate::RegValueT<P1DataReg_SPEC>;
impl P1DataReg {
#[doc = "Set P1 output register when written; Returns the value of P1 port when read"]
#[inline(always)]
pub fn p1_data(
self,
) -> crate::common::RegisterField<0, 0xff, 1, 0, u8, u8, P1DataReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0xff,1,0,u8,u8,P1DataReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P1DataReg {
#[inline(always)]
fn default() -> P1DataReg {
<crate::RegValueT<P1DataReg_SPEC> as RegisterValue<_>>::new(96)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P1PadpwrCtrlReg_SPEC;
impl crate::sealed::RegSpec for P1PadpwrCtrlReg_SPEC {
type DataType = u16;
}
#[doc = "P1 Output Power Control Register"]
pub type P1PadpwrCtrlReg = crate::RegValueT<P1PadpwrCtrlReg_SPEC>;
impl P1PadpwrCtrlReg {
#[doc = "1 = P1_x port output is powered by VDD1V8P rail\n0 = P1_x port output is powered by V33 rail\nbit x controls the power supply of P1\\[x\\]"]
#[inline(always)]
pub fn p1_out_ctrl(
self,
) -> crate::common::RegisterField<0, 0xff, 1, 0, u8, u8, P1PadpwrCtrlReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0xff,1,0,u8,u8,P1PadpwrCtrlReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P1PadpwrCtrlReg {
#[inline(always)]
fn default() -> P1PadpwrCtrlReg {
<crate::RegValueT<P1PadpwrCtrlReg_SPEC> as RegisterValue<_>>::new(0)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P1ResetDataReg_SPEC;
impl crate::sealed::RegSpec for P1ResetDataReg_SPEC {
type DataType = u16;
}
#[doc = "P1 Reset port pins Register"]
pub type P1ResetDataReg = crate::RegValueT<P1ResetDataReg_SPEC>;
impl P1ResetDataReg {
#[doc = "Writing a 1 to P1\\[y\\] sets P1\\[y\\] to 0. Writing 0 is discarded;\nReading returns 0"]
#[inline(always)]
pub fn p1_reset(
self,
) -> crate::common::RegisterField<0, 0xff, 1, 0, u8, u8, P1ResetDataReg_SPEC, crate::common::W>
{
crate::common::RegisterField::<0,0xff,1,0,u8,u8,P1ResetDataReg_SPEC,crate::common::W>::from_register(self,0)
}
}
impl ::core::default::Default for P1ResetDataReg {
#[inline(always)]
fn default() -> P1ResetDataReg {
<crate::RegValueT<P1ResetDataReg_SPEC> as RegisterValue<_>>::new(0)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P1SetDataReg_SPEC;
impl crate::sealed::RegSpec for P1SetDataReg_SPEC {
type DataType = u16;
}
#[doc = "P1 Set port pins Register"]
pub type P1SetDataReg = crate::RegValueT<P1SetDataReg_SPEC>;
impl P1SetDataReg {
#[doc = "Writing a 1 to P1\\[y\\] sets P1\\[y\\] to 1. Writing 0 is discarded;\nReading returns 0"]
#[inline(always)]
pub fn p1_set(
self,
) -> crate::common::RegisterField<0, 0xff, 1, 0, u8, u8, P1SetDataReg_SPEC, crate::common::W>
{
crate::common::RegisterField::<0,0xff,1,0,u8,u8,P1SetDataReg_SPEC,crate::common::W>::from_register(self,0)
}
}
impl ::core::default::Default for P1SetDataReg {
#[inline(always)]
fn default() -> P1SetDataReg {
<crate::RegValueT<P1SetDataReg_SPEC> as RegisterValue<_>>::new(0)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P20ModeReg_SPEC;
impl crate::sealed::RegSpec for P20ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P20 Mode Register"]
pub type P20ModeReg = crate::RegValueT<P20ModeReg_SPEC>;
impl P20ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P20ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P20ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P20ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P20ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P20ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P20ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P20ModeReg {
#[inline(always)]
fn default() -> P20ModeReg {
<crate::RegValueT<P20ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P21ModeReg_SPEC;
impl crate::sealed::RegSpec for P21ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P21 Mode Register"]
pub type P21ModeReg = crate::RegValueT<P21ModeReg_SPEC>;
impl P21ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P21ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P21ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P21ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P21ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P21ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P21ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P21ModeReg {
#[inline(always)]
fn default() -> P21ModeReg {
<crate::RegValueT<P21ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P22ModeReg_SPEC;
impl crate::sealed::RegSpec for P22ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P22 Mode Register"]
pub type P22ModeReg = crate::RegValueT<P22ModeReg_SPEC>;
impl P22ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P22ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P22ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P22ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P22ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P22ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P22ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P22ModeReg {
#[inline(always)]
fn default() -> P22ModeReg {
<crate::RegValueT<P22ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P23ModeReg_SPEC;
impl crate::sealed::RegSpec for P23ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P23 Mode Register"]
pub type P23ModeReg = crate::RegValueT<P23ModeReg_SPEC>;
impl P23ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P23ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P23ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P23ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P23ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P23ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P23ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P23ModeReg {
#[inline(always)]
fn default() -> P23ModeReg {
<crate::RegValueT<P23ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P24ModeReg_SPEC;
impl crate::sealed::RegSpec for P24ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P24 Mode Register"]
pub type P24ModeReg = crate::RegValueT<P24ModeReg_SPEC>;
impl P24ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P24ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P24ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P24ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P24ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P24ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P24ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P24ModeReg {
#[inline(always)]
fn default() -> P24ModeReg {
<crate::RegValueT<P24ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P2DataReg_SPEC;
impl crate::sealed::RegSpec for P2DataReg_SPEC {
type DataType = u16;
}
#[doc = "P2 Data input / output Register"]
pub type P2DataReg = crate::RegValueT<P2DataReg_SPEC>;
impl P2DataReg {
#[doc = "Set P2 output register when written; Returns the value of P2 port when read"]
#[inline(always)]
pub fn p2_data(
self,
) -> crate::common::RegisterField<0, 0x1f, 1, 0, u8, u8, P2DataReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x1f,1,0,u8,u8,P2DataReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P2DataReg {
#[inline(always)]
fn default() -> P2DataReg {
<crate::RegValueT<P2DataReg_SPEC> as RegisterValue<_>>::new(0)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P2PadpwrCtrlReg_SPEC;
impl crate::sealed::RegSpec for P2PadpwrCtrlReg_SPEC {
type DataType = u16;
}
#[doc = "P2 Output Power Control Register"]
pub type P2PadpwrCtrlReg = crate::RegValueT<P2PadpwrCtrlReg_SPEC>;
impl P2PadpwrCtrlReg {
#[doc = "1 = P2_x port output is powered by VDD1V8P rail\n0 = P2_x port output is powered by V33 rail\nbit x controls the power supply of P2\\[x\\]"]
#[inline(always)]
pub fn p2_out_ctrl(
self,
) -> crate::common::RegisterField<0, 0x1f, 1, 0, u8, u8, P2PadpwrCtrlReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x1f,1,0,u8,u8,P2PadpwrCtrlReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P2PadpwrCtrlReg {
#[inline(always)]
fn default() -> P2PadpwrCtrlReg {
<crate::RegValueT<P2PadpwrCtrlReg_SPEC> as RegisterValue<_>>::new(0)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P2ResetDataReg_SPEC;
impl crate::sealed::RegSpec for P2ResetDataReg_SPEC {
type DataType = u16;
}
#[doc = "P2 Reset port pins Register"]
pub type P2ResetDataReg = crate::RegValueT<P2ResetDataReg_SPEC>;
impl P2ResetDataReg {
#[doc = "Writing a 1 to P2\\[y\\] sets P2\\[y\\] to 0. Writing 0 is discarded;\nReading returns 0"]
#[inline(always)]
pub fn p2_reset(
self,
) -> crate::common::RegisterField<0, 0x1f, 1, 0, u8, u8, P2ResetDataReg_SPEC, crate::common::W>
{
crate::common::RegisterField::<0,0x1f,1,0,u8,u8,P2ResetDataReg_SPEC,crate::common::W>::from_register(self,0)
}
}
impl ::core::default::Default for P2ResetDataReg {
#[inline(always)]
fn default() -> P2ResetDataReg {
<crate::RegValueT<P2ResetDataReg_SPEC> as RegisterValue<_>>::new(0)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P2SetDataReg_SPEC;
impl crate::sealed::RegSpec for P2SetDataReg_SPEC {
type DataType = u16;
}
#[doc = "P2 Set port pins Register"]
pub type P2SetDataReg = crate::RegValueT<P2SetDataReg_SPEC>;
impl P2SetDataReg {
#[doc = "Writing a 1 to P2\\[y\\] sets P2\\[y\\] to 1. Writing 0 is discarded;\nReading returns 0"]
#[inline(always)]
pub fn p2_set(
self,
) -> crate::common::RegisterField<0, 0x1f, 1, 0, u8, u8, P2SetDataReg_SPEC, crate::common::W>
{
crate::common::RegisterField::<0,0x1f,1,0,u8,u8,P2SetDataReg_SPEC,crate::common::W>::from_register(self,0)
}
}
impl ::core::default::Default for P2SetDataReg {
#[inline(always)]
fn default() -> P2SetDataReg {
<crate::RegValueT<P2SetDataReg_SPEC> as RegisterValue<_>>::new(0)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P30ModeReg_SPEC;
impl crate::sealed::RegSpec for P30ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P30 Mode Register"]
pub type P30ModeReg = crate::RegValueT<P30ModeReg_SPEC>;
impl P30ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P30ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P30ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P30ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P30ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P30ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P30ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P30ModeReg {
#[inline(always)]
fn default() -> P30ModeReg {
<crate::RegValueT<P30ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P31ModeReg_SPEC;
impl crate::sealed::RegSpec for P31ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P31 Mode Register"]
pub type P31ModeReg = crate::RegValueT<P31ModeReg_SPEC>;
impl P31ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P31ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P31ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P31ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P31ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P31ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P31ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P31ModeReg {
#[inline(always)]
fn default() -> P31ModeReg {
<crate::RegValueT<P31ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P32ModeReg_SPEC;
impl crate::sealed::RegSpec for P32ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P32 Mode Register"]
pub type P32ModeReg = crate::RegValueT<P32ModeReg_SPEC>;
impl P32ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P32ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P32ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P32ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P32ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P32ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P32ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P32ModeReg {
#[inline(always)]
fn default() -> P32ModeReg {
<crate::RegValueT<P32ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P33ModeReg_SPEC;
impl crate::sealed::RegSpec for P33ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P33 Mode Register"]
pub type P33ModeReg = crate::RegValueT<P33ModeReg_SPEC>;
impl P33ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P33ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P33ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P33ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P33ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P33ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P33ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P33ModeReg {
#[inline(always)]
fn default() -> P33ModeReg {
<crate::RegValueT<P33ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P34ModeReg_SPEC;
impl crate::sealed::RegSpec for P34ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P34 Mode Register"]
pub type P34ModeReg = crate::RegValueT<P34ModeReg_SPEC>;
impl P34ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P34ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P34ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P34ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P34ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P34ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P34ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P34ModeReg {
#[inline(always)]
fn default() -> P34ModeReg {
<crate::RegValueT<P34ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P35ModeReg_SPEC;
impl crate::sealed::RegSpec for P35ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P35 Mode Register"]
pub type P35ModeReg = crate::RegValueT<P35ModeReg_SPEC>;
impl P35ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P35ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P35ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P35ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P35ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P35ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P35ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P35ModeReg {
#[inline(always)]
fn default() -> P35ModeReg {
<crate::RegValueT<P35ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P36ModeReg_SPEC;
impl crate::sealed::RegSpec for P36ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P36 Mode Register"]
pub type P36ModeReg = crate::RegValueT<P36ModeReg_SPEC>;
impl P36ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P36ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P36ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P36ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P36ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P36ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P36ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P36ModeReg {
#[inline(always)]
fn default() -> P36ModeReg {
<crate::RegValueT<P36ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P37ModeReg_SPEC;
impl crate::sealed::RegSpec for P37ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P37 Mode Register"]
pub type P37ModeReg = crate::RegValueT<P37ModeReg_SPEC>;
impl P37ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P37ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P37ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P37ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P37ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P37ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P37ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P37ModeReg {
#[inline(always)]
fn default() -> P37ModeReg {
<crate::RegValueT<P37ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P3DataReg_SPEC;
impl crate::sealed::RegSpec for P3DataReg_SPEC {
type DataType = u16;
}
#[doc = "P3 Data input / output Register"]
pub type P3DataReg = crate::RegValueT<P3DataReg_SPEC>;
impl P3DataReg {
#[doc = "Set P3 output register when written; Returns the value of P3 port when read"]
#[inline(always)]
pub fn p3_data(
self,
) -> crate::common::RegisterField<0, 0xff, 1, 0, u8, u8, P3DataReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0xff,1,0,u8,u8,P3DataReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P3DataReg {
#[inline(always)]
fn default() -> P3DataReg {
<crate::RegValueT<P3DataReg_SPEC> as RegisterValue<_>>::new(0)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P3PadpwrCtrlReg_SPEC;
impl crate::sealed::RegSpec for P3PadpwrCtrlReg_SPEC {
type DataType = u16;
}
#[doc = "P3 Output Power Control Register"]
pub type P3PadpwrCtrlReg = crate::RegValueT<P3PadpwrCtrlReg_SPEC>;
impl P3PadpwrCtrlReg {
#[doc = "1 = P3_x port output is powered by VDD1V8P rail\n0 = P3_x port output is powered by V33 rail\nbit x controls the power supply of P3\\[x\\]"]
#[inline(always)]
pub fn p3_out_ctrl(
self,
) -> crate::common::RegisterField<0, 0xff, 1, 0, u8, u8, P3PadpwrCtrlReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0xff,1,0,u8,u8,P3PadpwrCtrlReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P3PadpwrCtrlReg {
#[inline(always)]
fn default() -> P3PadpwrCtrlReg {
<crate::RegValueT<P3PadpwrCtrlReg_SPEC> as RegisterValue<_>>::new(0)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P3ResetDataReg_SPEC;
impl crate::sealed::RegSpec for P3ResetDataReg_SPEC {
type DataType = u16;
}
#[doc = "P3 Reset port pins Register"]
pub type P3ResetDataReg = crate::RegValueT<P3ResetDataReg_SPEC>;
impl P3ResetDataReg {
#[doc = "Writing a 1 to P3\\[y\\] sets P3\\[y\\] to 0. Writing 0 is discarded;\nReading returns 0"]
#[inline(always)]
pub fn p3_reset(
self,
) -> crate::common::RegisterField<0, 0xff, 1, 0, u8, u8, P3ResetDataReg_SPEC, crate::common::W>
{
crate::common::RegisterField::<0,0xff,1,0,u8,u8,P3ResetDataReg_SPEC,crate::common::W>::from_register(self,0)
}
}
impl ::core::default::Default for P3ResetDataReg {
#[inline(always)]
fn default() -> P3ResetDataReg {
<crate::RegValueT<P3ResetDataReg_SPEC> as RegisterValue<_>>::new(0)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P3SetDataReg_SPEC;
impl crate::sealed::RegSpec for P3SetDataReg_SPEC {
type DataType = u16;
}
#[doc = "P3 Set port pins Register"]
pub type P3SetDataReg = crate::RegValueT<P3SetDataReg_SPEC>;
impl P3SetDataReg {
#[doc = "Writing a 1 to P3\\[y\\] sets P3\\[y\\] to 1. Writing 0 is discarded; Reading returns 0"]
#[inline(always)]
pub fn p3_set(
self,
) -> crate::common::RegisterField<0, 0xff, 1, 0, u8, u8, P3SetDataReg_SPEC, crate::common::W>
{
crate::common::RegisterField::<0,0xff,1,0,u8,u8,P3SetDataReg_SPEC,crate::common::W>::from_register(self,0)
}
}
impl ::core::default::Default for P3SetDataReg {
#[inline(always)]
fn default() -> P3SetDataReg {
<crate::RegValueT<P3SetDataReg_SPEC> as RegisterValue<_>>::new(0)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P40ModeReg_SPEC;
impl crate::sealed::RegSpec for P40ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P40 Mode Register"]
pub type P40ModeReg = crate::RegValueT<P40ModeReg_SPEC>;
impl P40ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P40ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P40ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P40ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P40ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P40ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P40ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P40ModeReg {
#[inline(always)]
fn default() -> P40ModeReg {
<crate::RegValueT<P40ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P41ModeReg_SPEC;
impl crate::sealed::RegSpec for P41ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P41 Mode Register"]
pub type P41ModeReg = crate::RegValueT<P41ModeReg_SPEC>;
impl P41ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P41ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P41ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P41ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P41ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P41ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P41ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P41ModeReg {
#[inline(always)]
fn default() -> P41ModeReg {
<crate::RegValueT<P41ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P42ModeReg_SPEC;
impl crate::sealed::RegSpec for P42ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P42 Mode Register"]
pub type P42ModeReg = crate::RegValueT<P42ModeReg_SPEC>;
impl P42ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P42ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P42ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P42ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P42ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P42ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P42ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P42ModeReg {
#[inline(always)]
fn default() -> P42ModeReg {
<crate::RegValueT<P42ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P43ModeReg_SPEC;
impl crate::sealed::RegSpec for P43ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P43 Mode Register"]
pub type P43ModeReg = crate::RegValueT<P43ModeReg_SPEC>;
impl P43ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P43ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P43ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P43ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P43ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P43ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P43ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P43ModeReg {
#[inline(always)]
fn default() -> P43ModeReg {
<crate::RegValueT<P43ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P44ModeReg_SPEC;
impl crate::sealed::RegSpec for P44ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P44 Mode Register"]
pub type P44ModeReg = crate::RegValueT<P44ModeReg_SPEC>;
impl P44ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P44ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P44ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P44ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P44ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P44ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P44ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P44ModeReg {
#[inline(always)]
fn default() -> P44ModeReg {
<crate::RegValueT<P44ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P45ModeReg_SPEC;
impl crate::sealed::RegSpec for P45ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P45 Mode Register"]
pub type P45ModeReg = crate::RegValueT<P45ModeReg_SPEC>;
impl P45ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P45ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P45ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P45ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P45ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P45ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P45ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P45ModeReg {
#[inline(always)]
fn default() -> P45ModeReg {
<crate::RegValueT<P45ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P46ModeReg_SPEC;
impl crate::sealed::RegSpec for P46ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P46 Mode Register"]
pub type P46ModeReg = crate::RegValueT<P46ModeReg_SPEC>;
impl P46ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P46ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P46ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P46ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P46ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P46ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P46ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P46ModeReg {
#[inline(always)]
fn default() -> P46ModeReg {
<crate::RegValueT<P46ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P47ModeReg_SPEC;
impl crate::sealed::RegSpec for P47ModeReg_SPEC {
type DataType = u16;
}
#[doc = "P47 Mode Register"]
pub type P47ModeReg = crate::RegValueT<P47ModeReg_SPEC>;
impl P47ModeReg {
#[doc = "0: Push pull\n1: Open drain"]
#[inline(always)]
pub fn ppod(
self,
) -> crate::common::RegisterFieldBool<10, 1, 0, P47ModeReg_SPEC, crate::common::RW> {
crate::common::RegisterFieldBool::<10,1,0,P47ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "00 = Input, no resistors selected\n01 = Input, pull-up selected\n10 = Input, pull-down selected\n11 = Output, no resistors selected\nIn ADC mode, these bits are don\'t care"]
#[inline(always)]
pub fn pupd(
self,
) -> crate::common::RegisterField<8, 0x3, 1, 0, u8, u8, P47ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<8,0x3,1,0,u8,u8,P47ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
#[doc = "See P00_MODE_REG\\[PID\\]"]
#[inline(always)]
pub fn pid(
self,
) -> crate::common::RegisterField<0, 0x3f, 1, 0, u8, u8, P47ModeReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0x3f,1,0,u8,u8,P47ModeReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P47ModeReg {
#[inline(always)]
fn default() -> P47ModeReg {
<crate::RegValueT<P47ModeReg_SPEC> as RegisterValue<_>>::new(512)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P4DataReg_SPEC;
impl crate::sealed::RegSpec for P4DataReg_SPEC {
type DataType = u16;
}
#[doc = "P4 Data input / output Register"]
pub type P4DataReg = crate::RegValueT<P4DataReg_SPEC>;
impl P4DataReg {
#[doc = "Set P4 output register when written; Returns the value of P4 port when read"]
#[inline(always)]
pub fn p4_data(
self,
) -> crate::common::RegisterField<0, 0xff, 1, 0, u8, u8, P4DataReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0xff,1,0,u8,u8,P4DataReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P4DataReg {
#[inline(always)]
fn default() -> P4DataReg {
<crate::RegValueT<P4DataReg_SPEC> as RegisterValue<_>>::new(0)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P4PadpwrCtrlReg_SPEC;
impl crate::sealed::RegSpec for P4PadpwrCtrlReg_SPEC {
type DataType = u16;
}
#[doc = "P4 Output Power Control Register"]
pub type P4PadpwrCtrlReg = crate::RegValueT<P4PadpwrCtrlReg_SPEC>;
impl P4PadpwrCtrlReg {
#[doc = "1 = P4_x port output is powered by VDD1V8P rail\n0 = P4_x port output is powered by V33 rail\nbit x controls the power supply of P4\\[x\\]"]
#[inline(always)]
pub fn p4_out_ctrl(
self,
) -> crate::common::RegisterField<0, 0xff, 1, 0, u8, u8, P4PadpwrCtrlReg_SPEC, crate::common::RW>
{
crate::common::RegisterField::<0,0xff,1,0,u8,u8,P4PadpwrCtrlReg_SPEC,crate::common::RW>::from_register(self,0)
}
}
impl ::core::default::Default for P4PadpwrCtrlReg {
#[inline(always)]
fn default() -> P4PadpwrCtrlReg {
<crate::RegValueT<P4PadpwrCtrlReg_SPEC> as RegisterValue<_>>::new(0)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P4ResetDataReg_SPEC;
impl crate::sealed::RegSpec for P4ResetDataReg_SPEC {
type DataType = u16;
}
#[doc = "P4 Reset port pins Register"]
pub type P4ResetDataReg = crate::RegValueT<P4ResetDataReg_SPEC>;
impl P4ResetDataReg {
#[doc = "Writing a 1 to P4\\[y\\] sets P4\\[y\\] to 0. Writing 0 is discarded;\nReading returns 0"]
#[inline(always)]
pub fn p4_reset(
self,
) -> crate::common::RegisterField<0, 0xff, 1, 0, u8, u8, P4ResetDataReg_SPEC, crate::common::W>
{
crate::common::RegisterField::<0,0xff,1,0,u8,u8,P4ResetDataReg_SPEC,crate::common::W>::from_register(self,0)
}
}
impl ::core::default::Default for P4ResetDataReg {
#[inline(always)]
fn default() -> P4ResetDataReg {
<crate::RegValueT<P4ResetDataReg_SPEC> as RegisterValue<_>>::new(0)
}
}
#[doc(hidden)]
#[derive(Copy, Clone, Eq, PartialEq)]
pub struct P4SetDataReg_SPEC;
impl crate::sealed::RegSpec for P4SetDataReg_SPEC {
type DataType = u16;
}
#[doc = "P4 Set port pins Register"]
pub type P4SetDataReg = crate::RegValueT<P4SetDataReg_SPEC>;
impl P4SetDataReg {
#[doc = "Writing a 1 to P4\\[y\\] sets P4\\[y\\] to 1. Writing 0 is discarded; Reading returns 0"]
#[inline(always)]
pub fn p4_set(
self,
) -> crate::common::RegisterField<0, 0xff, 1, 0, u8, u8, P4SetDataReg_SPEC, crate::common::W>
{
crate::common::RegisterField::<0,0xff,1,0,u8,u8,P4SetDataReg_SPEC,crate::common::W>::from_register(self,0)
}
}
impl ::core::default::Default for P4SetDataReg {
#[inline(always)]
fn default() -> P4SetDataReg {
<crate::RegValueT<P4SetDataReg_SPEC> as RegisterValue<_>>::new(0)
}
}