Struct stm32ral::stm32mp::peripherals::tim2::RegisterBlock[][src]

#[repr(C)]
pub struct RegisterBlock {
Show 23 fields pub TIM2_CR1: RWRegister<u16>, pub TIM2_CR2: RWRegister<u32>, pub TIM2_SMCR: RWRegister<u32>, pub TIM2_DIER: RWRegister<u16>, pub TIM2_SR: RWRegister<u32>, pub TIM2_EGR: WORegister<u16>, pub TIM2_CCMR1ALTERNATE2: RWRegister<u32>, pub TIM2_CCMR2ALTERNATE18: RWRegister<u32>, pub TIM2_CCER: RWRegister<u32>, pub TIM2_CNT: RWRegister<u32>, pub TIM2_PSC: RWRegister<u16>, pub TIM2_ARR: RWRegister<u16>, pub TIM2_RCR: RWRegister<u16>, pub TIM2_CCR1: RWRegister<u16>, pub TIM2_CCR2: RWRegister<u16>, pub TIM2_CCR3: RWRegister<u16>, pub TIM2_CCR4: RWRegister<u16>, pub TIM2_BDTR: RWRegister<u32>, pub TIM2_DCR: RWRegister<u16>, pub TIM2_DMAR: RWRegister<u32>, pub TIM2_CCMR3: RWRegister<u32>, pub TIM2_CCR5: RWRegister<u32>, pub TIM2_CCR6: RWRegister<u16>, // some fields omitted
}

Fields

TIM2_CR1: RWRegister<u16>

TIM2 control register 1

TIM2_CR2: RWRegister<u32>

TIM2 control register 2

TIM2_SMCR: RWRegister<u32>

TIM2 slave mode control register

TIM2_DIER: RWRegister<u16>

TIM2 DMA/interrupt enable register

TIM2_SR: RWRegister<u32>

TIM2 status register

TIM2_EGR: WORegister<u16>

TIM2 event generation register

TIM2_CCMR1ALTERNATE2: RWRegister<u32>

The same register can be used for input capture mode (this section) or for output compare mode (next section). The direction of a channel is defined by configuring the corresponding CCxS bits. All the other bits of this register have a different function for input capture and for output compare modes. It is possible to combine both modes independently (e.g. channel 1 in input capture mode and channel 2 in output compare mode). Input capture mode:

TIM2_CCMR2ALTERNATE18: RWRegister<u32>

The same register can be used for input capture mode (this section) or for output compare mode (next section). The direction of a channel is defined by configuring the corresponding CCxS bits. All the other bits of this register have a different function for input capture and for output compare modes. It is possible to combine both modes independently (e.g. channel 1 in input capture mode and channel 2 in output compare mode). Input capture mode:

TIM2_CCER: RWRegister<u32>

TIM2 capture/compare enable register

TIM2_CNT: RWRegister<u32>

TIM2 counter

TIM2_PSC: RWRegister<u16>

TIM2 prescaler

TIM2_ARR: RWRegister<u16>

TIM2 auto-reload register

TIM2_RCR: RWRegister<u16>

TIM2 repetition counter register

TIM2_CCR1: RWRegister<u16>

TIM2 capture/compare register 1

TIM2_CCR2: RWRegister<u16>

TIM2 capture/compare register 2

TIM2_CCR3: RWRegister<u16>

TIM2 capture/compare register 3

TIM2_CCR4: RWRegister<u16>

TIM2 capture/compare register 4

TIM2_BDTR: RWRegister<u32>

As the bits BK2BID, BKBID, BK2DSRM, BKDSRM, BK2P, BK2E, BK2F[3:0], BKF[3:0], AOE, BKP, BKE, OSSI, OSSR and DTG[7:0] can be write-locked depending on the LOCK configuration, it can be necessary to configure all of them during the first write access to the TIMx_BDTR register.

TIM2_DCR: RWRegister<u16>

TIM2 DMA control register

TIM2_DMAR: RWRegister<u32>

TIM2 DMA address for full transfer

TIM2_CCMR3: RWRegister<u32>

The channels 5 and 6 can only be configured in output. Output compare mode:

TIM2_CCR5: RWRegister<u32>

TIM2 capture/compare register 5

TIM2_CCR6: RWRegister<u16>

TIM2 capture/compare register 6

Auto Trait Implementations

Blanket Implementations

Gets the TypeId of self. Read more

Immutably borrows from an owned value. Read more

Mutably borrows from an owned value. Read more

Performs the conversion.

Performs the conversion.

The type returned in the event of a conversion error.

Performs the conversion.

The type returned in the event of a conversion error.

Performs the conversion.