pub struct R(_);
Expand description
Register CR
reader
Implementations
sourceimpl R
impl R
sourcepub fn abort(&self) -> ABORT_R
pub fn abort(&self) -> ABORT_R
Bit 1 - Abort request This bit aborts the on-going command sequence. It is automatically reset once the abort is complete. This bit stops the current transfer. In polling mode or memory-mapped mode, this bit also reset the APM bit or the DM bit.
sourcepub fn dmaen(&self) -> DMAEN_R
pub fn dmaen(&self) -> DMAEN_R
Bit 2 - DMA enable In indirect mode, DMA can be used to input or output data via the QUADSPI_DR register. DMA transfers are initiated when the FIFO threshold flag, FTF, is set.
sourcepub fn tcen(&self) -> TCEN_R
pub fn tcen(&self) -> TCEN_R
Bit 3 - Timeout counter enable This bit is valid only when memory-mapped mode (FMODE = 11) is selected. Activating this bit causes the chip select (nCS) to be released (and thus reduces consumption) if there has not been an access after a certain amount of time, where this time is defined by TIMEOUT[15:0] (QUADSPI_LPTR). Enable the timeout counter. By default, the QUADSPI never stops its prefetch operation, keeping the previous read operation active with nCS maintained low, even if no access to the Flash memory occurs for a long time. Since Flash memories tend to consume more when nCS is held low, the application might want to activate the timeout counter (TCEN = 1, QUADSPI_CR[3]) so that nCS is released after a period of TIMEOUT[15:0] (QUADSPI_LPTR) cycles have elapsed without an access since when the FIFO becomes full with prefetch data. This bit can be modified only when BUSY = 0.
sourcepub fn sshift(&self) -> SSHIFT_R
pub fn sshift(&self) -> SSHIFT_R
Bit 4 - Sample shift By default, the QUADSPI samples data 1/2 of a CLK cycle after the data is driven by the Flash memory. This bit allows the data is to be sampled later in order to account for external signal delays. Firmware must assure that SSHIFT = 0 when in DDR mode (when DDRM = 1). This field can be modified only when BUSY = 0.
sourcepub fn dfm(&self) -> DFM_R
pub fn dfm(&self) -> DFM_R
Bit 6 - Dual-flash mode This bit activates dual-flash mode, where two external Flash memories are used simultaneously to double throughput and capacity. This bit can be modified only when BUSY = 0.
sourcepub fn fsel(&self) -> FSEL_R
pub fn fsel(&self) -> FSEL_R
Bit 7 - Flash memory selection This bit selects the Flash memory to be addressed in single flash mode (when DFM = 0). This bit can be modified only when BUSY = 0. This bit is ignored when DFM = 1.
sourcepub fn fthres(&self) -> FTHRES_R
pub fn fthres(&self) -> FTHRES_R
Bits 8:12 - FIFO threshold level Defines, in indirect mode, the threshold number of bytes in the FIFO that will cause the FIFO threshold flag (FTF, QUADSPI_SR[2]) to be set. In indirect write mode (FMODE = 00): … In indirect read mode (FMODE = 01): … If DMAEN = 1, then the DMA controller for the corresponding channel must be disabled before changing the FTHRES value.
sourcepub fn teie(&self) -> TEIE_R
pub fn teie(&self) -> TEIE_R
Bit 16 - Transfer error interrupt enable This bit enables the transfer error interrupt.
sourcepub fn tcie(&self) -> TCIE_R
pub fn tcie(&self) -> TCIE_R
Bit 17 - Transfer complete interrupt enable This bit enables the transfer complete interrupt.
sourcepub fn ftie(&self) -> FTIE_R
pub fn ftie(&self) -> FTIE_R
Bit 18 - FIFO threshold interrupt enable This bit enables the FIFO threshold interrupt.
sourcepub fn smie(&self) -> SMIE_R
pub fn smie(&self) -> SMIE_R
Bit 19 - Status match interrupt enable This bit enables the status match interrupt.
sourcepub fn toie(&self) -> TOIE_R
pub fn toie(&self) -> TOIE_R
Bit 20 - TimeOut interrupt enable This bit enables the TimeOut interrupt.
sourcepub fn apms(&self) -> APMS_R
pub fn apms(&self) -> APMS_R
Bit 22 - Automatic poll mode stop This bit determines if automatic polling is stopped after a match. This bit can be modified only when BUSY = 0.
sourcepub fn pmm(&self) -> PMM_R
pub fn pmm(&self) -> PMM_R
Bit 23 - Polling match mode This bit indicates which method should be used for determining a match during automatic polling mode. This bit can be modified only when BUSY = 0.
sourcepub fn prescaler(&self) -> PRESCALER_R
pub fn prescaler(&self) -> PRESCALER_R
Bits 24:31 - clock prescaler
Methods from Deref<Target = R<CR_SPEC>>
sourcepub fn bits(&self) -> <REG as RegisterSpec>::Ux
pub fn bits(&self) -> <REG as RegisterSpec>::Ux
Reads raw bits from register.
Trait Implementations
Auto Trait Implementations
Blanket Implementations
sourceimpl<T> BorrowMut<T> for T where
T: ?Sized,
impl<T> BorrowMut<T> for T where
T: ?Sized,
const: unstable · sourcefn borrow_mut(&mut self) -> &mut T
fn borrow_mut(&mut self) -> &mut T
Mutably borrows from an owned value. Read more