pub struct W(/* private fields */);
Expand description
Register AHB1ENR
writer
Implementations§
Source§impl W
impl W
Sourcepub fn otghsulpien(
&mut self,
) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 30>
pub fn otghsulpien( &mut self, ) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 30>
Bit 30 - USB OTG HSULPI clock enable
Sourcepub fn otghsen(
&mut self,
) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 29>
pub fn otghsen( &mut self, ) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 29>
Bit 29 - USB OTG HS clock enable
Sourcepub fn ethmacptpen(
&mut self,
) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 28>
pub fn ethmacptpen( &mut self, ) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 28>
Bit 28 - Ethernet PTP clock enable
Sourcepub fn ethmacrxen(
&mut self,
) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 27>
pub fn ethmacrxen( &mut self, ) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 27>
Bit 27 - Ethernet Reception clock enable
Sourcepub fn ethmactxen(
&mut self,
) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 26>
pub fn ethmactxen( &mut self, ) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 26>
Bit 26 - Ethernet Transmission clock enable
Sourcepub fn ethmacen(
&mut self,
) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 25>
pub fn ethmacen( &mut self, ) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 25>
Bit 25 - Ethernet MAC clock enable
Sourcepub fn dma2en(
&mut self,
) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 22>
pub fn dma2en( &mut self, ) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 22>
Bit 22 - DMA2 clock enable
Sourcepub fn dma1en(
&mut self,
) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 21>
pub fn dma1en( &mut self, ) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 21>
Bit 21 - DMA1 clock enable
Sourcepub fn ccmdataramen(
&mut self,
) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 20>
pub fn ccmdataramen( &mut self, ) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 20>
Bit 20 - CCM data RAM clock enable
Sourcepub fn bkpsramen(
&mut self,
) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 18>
pub fn bkpsramen( &mut self, ) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 18>
Bit 18 - Backup SRAM interface clock enable
Sourcepub fn crcen(
&mut self,
) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 12>
pub fn crcen( &mut self, ) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 12>
Bit 12 - CRC clock enable
Sourcepub fn gpioien(
&mut self,
) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 8>
pub fn gpioien( &mut self, ) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 8>
Bit 8 - IO port I clock enable
Sourcepub fn gpiohen(
&mut self,
) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 7>
pub fn gpiohen( &mut self, ) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 7>
Bit 7 - IO port H clock enable
Sourcepub fn gpiogen(
&mut self,
) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 6>
pub fn gpiogen( &mut self, ) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 6>
Bit 6 - IO port G clock enable
Sourcepub fn gpiofen(
&mut self,
) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 5>
pub fn gpiofen( &mut self, ) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 5>
Bit 5 - IO port F clock enable
Sourcepub fn gpioeen(
&mut self,
) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 4>
pub fn gpioeen( &mut self, ) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 4>
Bit 4 - IO port E clock enable
Sourcepub fn gpioden(
&mut self,
) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 3>
pub fn gpioden( &mut self, ) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 3>
Bit 3 - IO port D clock enable
Sourcepub fn gpiocen(
&mut self,
) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 2>
pub fn gpiocen( &mut self, ) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 2>
Bit 2 - IO port C clock enable
Sourcepub fn gpioben(
&mut self,
) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 1>
pub fn gpioben( &mut self, ) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 1>
Bit 1 - IO port B clock enable
Sourcepub fn gpioaen(
&mut self,
) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 0>
pub fn gpioaen( &mut self, ) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 0>
Bit 0 - IO port A clock enable
Sourcepub fn dma2den(
&mut self,
) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 23>
pub fn dma2den( &mut self, ) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 23>
Bit 23 - DMA2D clock enable
Sourcepub fn gpiojen(
&mut self,
) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 9>
pub fn gpiojen( &mut self, ) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 9>
Bit 9 - IO port J clock enable
Sourcepub fn gpioken(
&mut self,
) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 10>
pub fn gpioken( &mut self, ) -> BitWriterRaw<'_, u32, AHB1ENR_SPEC, GPIOAEN_A, BitM, 10>
Bit 10 - IO port K clock enable
Methods from Deref<Target = W<AHB1ENR_SPEC>>§
Sourcepub unsafe fn bits(&mut self, bits: <REG as RegisterSpec>::Ux) -> &mut W<REG>
pub unsafe fn bits(&mut self, bits: <REG as RegisterSpec>::Ux) -> &mut W<REG>
Writes raw bits to the register.