Struct rust_hdl::prelude::SDRAMBaseController  
source · pub struct SDRAMBaseController<const R: usize, const C: usize, const L: usize, const D: usize> {
    pub clock: Signal<In, Clock>,
    pub sdram: SDRAMDriver<D>,
    pub data_in: Signal<In, Bits<L>>,
    pub write_not_read: Signal<In, bool>,
    pub cmd_strobe: Signal<In, bool>,
    pub cmd_address: Signal<In, Bits<32>>,
    pub busy: Signal<Out, bool>,
    pub data_out: Signal<Out, Bits<L>>,
    pub data_valid: Signal<Out, bool>,
    pub error: Signal<Out, bool>,
    /* private fields */
}Fields§
§clock: Signal<In, Clock>§sdram: SDRAMDriver<D>§data_in: Signal<In, Bits<L>>§write_not_read: Signal<In, bool>§cmd_strobe: Signal<In, bool>§cmd_address: Signal<In, Bits<32>>§busy: Signal<Out, bool>§data_out: Signal<Out, Bits<L>>§data_valid: Signal<Out, bool>§error: Signal<Out, bool>Implementations§
source§impl<const R: usize, const C: usize, const L: usize, const D: usize> SDRAMBaseController<R, C, L, D>
 
impl<const R: usize, const C: usize, const L: usize, const D: usize> SDRAMBaseController<R, C, L, D>
pub fn new( cas_delay: u32, timings: MemoryTimings, buffer: OutputBuffer ) -> SDRAMBaseController<R, C, L, D>
Trait Implementations§
source§impl<const R: usize, const C: usize, const L: usize, const D: usize> Block for SDRAMBaseController<R, C, L, D>
 
impl<const R: usize, const C: usize, const L: usize, const D: usize> Block for SDRAMBaseController<R, C, L, D>
source§fn connect_all(&mut self)
 
fn connect_all(&mut self)
Connects the internal signals of the circuit - used to initialize the circuit
source§fn update_all(&mut self)
 
fn update_all(&mut self)
Propogate changes from inputs to outputs within the circuit
source§fn has_changed(&self) -> bool
 
fn has_changed(&self) -> bool
Returns 
true if anything in the circuit has changed (outputs or internal state)