Enum rust_hdl::core::ast::Verilog

source ·
pub enum Verilog {
    Empty,
    Custom(String),
    Blackbox(BlackBox),
    Wrapper(Wrapper),
    // some variants omitted
}
Expand description

The Verilog type is used to represent the Verilog translation of a RustHDL kernel. You will only need it if implementing blackbox cores or wrapping external Verilog code.

Variants§

§

Empty

Use [Empty] when you do not want a module represented in Verilog at all

§

Custom(String)

Custom Verilog for a RustHDL module

§

Blackbox(BlackBox)

Blackbox for referencing IP cores.

§

Wrapper(Wrapper)

Wrap an external IP core or Verilog code into a RustHDL module.

Trait Implementations§

Returns a copy of the value. Read more
Performs copy-assignment from source. Read more
Formats the value using the given formatter. Read more
Returns the “default value” for a type. Read more

Auto Trait Implementations§

Blanket Implementations§

Gets the TypeId of self. Read more
Immutably borrows from an owned value. Read more
Mutably borrows from an owned value. Read more

Returns the argument unchanged.

Calls U::from(self).

That is, this conversion is whatever the implementation of From<T> for U chooses to do.

The alignment of pointer.
The type for initializers.
Initializes a with the given initializer. Read more
Dereferences the given pointer. Read more
Mutably dereferences the given pointer. Read more
Drops the object pointed to by the given pointer. Read more
The resulting type after obtaining ownership.
Creates owned data from borrowed data, usually by cloning. Read more
Uses borrowed data to replace owned data, usually by cloning. Read more
The type returned in the event of a conversion error.
Performs the conversion.
The type returned in the event of a conversion error.
Performs the conversion.