1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288
#[doc = "Register `FIFOSTAT` reader"] pub struct R(crate::R<FIFOSTAT_SPEC>); impl core::ops::Deref for R { type Target = crate::R<FIFOSTAT_SPEC>; #[inline(always)] fn deref(&self) -> &Self::Target { &self.0 } } impl core::convert::From<crate::R<FIFOSTAT_SPEC>> for R { fn from(reader: crate::R<FIFOSTAT_SPEC>) -> Self { R(reader) } } #[doc = "Register `FIFOSTAT` writer"] pub struct W(crate::W<FIFOSTAT_SPEC>); impl core::ops::Deref for W { type Target = crate::W<FIFOSTAT_SPEC>; #[inline(always)] fn deref(&self) -> &Self::Target { &self.0 } } impl core::ops::DerefMut for W { #[inline(always)] fn deref_mut(&mut self) -> &mut Self::Target { &mut self.0 } } impl core::convert::From<crate::W<FIFOSTAT_SPEC>> for W { fn from(writer: crate::W<FIFOSTAT_SPEC>) -> Self { W(writer) } } #[doc = "Field `TXERR` reader - TX FIFO error. Will be set if a transmit FIFO error occurs. This could be an overflow caused by pushing data into a full FIFO, or by an underflow if the FIFO is empty when data is needed. Cleared by writing a 1 to this bit."] pub struct TXERR_R(crate::FieldReader<bool, bool>); impl TXERR_R { pub(crate) fn new(bits: bool) -> Self { TXERR_R(crate::FieldReader::new(bits)) } } impl core::ops::Deref for TXERR_R { type Target = crate::FieldReader<bool, bool>; #[inline(always)] fn deref(&self) -> &Self::Target { &self.0 } } #[doc = "Field `TXERR` writer - TX FIFO error. Will be set if a transmit FIFO error occurs. This could be an overflow caused by pushing data into a full FIFO, or by an underflow if the FIFO is empty when data is needed. Cleared by writing a 1 to this bit."] pub struct TXERR_W<'a> { w: &'a mut W, } impl<'a> TXERR_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !0x01) | (value as u32 & 0x01); self.w } } #[doc = "Field `RXERR` reader - RX FIFO error. Will be set if a receive FIFO overflow occurs, caused by software or DMA not emptying the FIFO fast enough. Cleared by writing a 1 to this bit."] pub struct RXERR_R(crate::FieldReader<bool, bool>); impl RXERR_R { pub(crate) fn new(bits: bool) -> Self { RXERR_R(crate::FieldReader::new(bits)) } } impl core::ops::Deref for RXERR_R { type Target = crate::FieldReader<bool, bool>; #[inline(always)] fn deref(&self) -> &Self::Target { &self.0 } } #[doc = "Field `RXERR` writer - RX FIFO error. Will be set if a receive FIFO overflow occurs, caused by software or DMA not emptying the FIFO fast enough. Cleared by writing a 1 to this bit."] pub struct RXERR_W<'a> { w: &'a mut W, } impl<'a> RXERR_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 1)) | ((value as u32 & 0x01) << 1); self.w } } #[doc = "Field `PERINT` reader - Peripheral interrupt. When 1, this indicates that the peripheral function has asserted an interrupt. The details can be found by reading the peripheral's STAT register."] pub struct PERINT_R(crate::FieldReader<bool, bool>); impl PERINT_R { pub(crate) fn new(bits: bool) -> Self { PERINT_R(crate::FieldReader::new(bits)) } } impl core::ops::Deref for PERINT_R { type Target = crate::FieldReader<bool, bool>; #[inline(always)] fn deref(&self) -> &Self::Target { &self.0 } } #[doc = "Field `TXEMPTY` reader - Transmit FIFO empty. When 1, the transmit FIFO is empty. The peripheral may still be processing the last piece of data."] pub struct TXEMPTY_R(crate::FieldReader<bool, bool>); impl TXEMPTY_R { pub(crate) fn new(bits: bool) -> Self { TXEMPTY_R(crate::FieldReader::new(bits)) } } impl core::ops::Deref for TXEMPTY_R { type Target = crate::FieldReader<bool, bool>; #[inline(always)] fn deref(&self) -> &Self::Target { &self.0 } } #[doc = "Field `TXNOTFULL` reader - Transmit FIFO not full. When 1, the transmit FIFO is not full, so more data can be written. When 0, the transmit FIFO is full and another write would cause it to overflow."] pub struct TXNOTFULL_R(crate::FieldReader<bool, bool>); impl TXNOTFULL_R { pub(crate) fn new(bits: bool) -> Self { TXNOTFULL_R(crate::FieldReader::new(bits)) } } impl core::ops::Deref for TXNOTFULL_R { type Target = crate::FieldReader<bool, bool>; #[inline(always)] fn deref(&self) -> &Self::Target { &self.0 } } #[doc = "Field `RXNOTEMPTY` reader - Receive FIFO not empty. When 1, the receive FIFO is not empty, so data can be read. When 0, the receive FIFO is empty."] pub struct RXNOTEMPTY_R(crate::FieldReader<bool, bool>); impl RXNOTEMPTY_R { pub(crate) fn new(bits: bool) -> Self { RXNOTEMPTY_R(crate::FieldReader::new(bits)) } } impl core::ops::Deref for RXNOTEMPTY_R { type Target = crate::FieldReader<bool, bool>; #[inline(always)] fn deref(&self) -> &Self::Target { &self.0 } } #[doc = "Field `RXFULL` reader - Receive FIFO full. When 1, the receive FIFO is full. Data needs to be read out to prevent the peripheral from causing an overflow."] pub struct RXFULL_R(crate::FieldReader<bool, bool>); impl RXFULL_R { pub(crate) fn new(bits: bool) -> Self { RXFULL_R(crate::FieldReader::new(bits)) } } impl core::ops::Deref for RXFULL_R { type Target = crate::FieldReader<bool, bool>; #[inline(always)] fn deref(&self) -> &Self::Target { &self.0 } } #[doc = "Field `TXLVL` reader - Transmit FIFO current level. A 0 means the TX FIFO is currently empty, and the TXEMPTY and TXNOTFULL flags will be 1. Other values tell how much data is actually in the TX FIFO at the point where the read occurs. If the TX FIFO is full, the TXEMPTY and TXNOTFULL flags will be 0."] pub struct TXLVL_R(crate::FieldReader<u8, u8>); impl TXLVL_R { pub(crate) fn new(bits: u8) -> Self { TXLVL_R(crate::FieldReader::new(bits)) } } impl core::ops::Deref for TXLVL_R { type Target = crate::FieldReader<u8, u8>; #[inline(always)] fn deref(&self) -> &Self::Target { &self.0 } } #[doc = "Field `RXLVL` reader - Receive FIFO current level. A 0 means the RX FIFO is currently empty, and the RXFULL and RXNOTEMPTY flags will be 0. Other values tell how much data is actually in the RX FIFO at the point where the read occurs. If the RX FIFO is full, the RXFULL and RXNOTEMPTY flags will be 1."] pub struct RXLVL_R(crate::FieldReader<u8, u8>); impl RXLVL_R { pub(crate) fn new(bits: u8) -> Self { RXLVL_R(crate::FieldReader::new(bits)) } } impl core::ops::Deref for RXLVL_R { type Target = crate::FieldReader<u8, u8>; #[inline(always)] fn deref(&self) -> &Self::Target { &self.0 } } impl R { #[doc = "Bit 0 - TX FIFO error. Will be set if a transmit FIFO error occurs. This could be an overflow caused by pushing data into a full FIFO, or by an underflow if the FIFO is empty when data is needed. Cleared by writing a 1 to this bit."] #[inline(always)] pub fn txerr(&self) -> TXERR_R { TXERR_R::new((self.bits & 0x01) != 0) } #[doc = "Bit 1 - RX FIFO error. Will be set if a receive FIFO overflow occurs, caused by software or DMA not emptying the FIFO fast enough. Cleared by writing a 1 to this bit."] #[inline(always)] pub fn rxerr(&self) -> RXERR_R { RXERR_R::new(((self.bits >> 1) & 0x01) != 0) } #[doc = "Bit 3 - Peripheral interrupt. When 1, this indicates that the peripheral function has asserted an interrupt. The details can be found by reading the peripheral's STAT register."] #[inline(always)] pub fn perint(&self) -> PERINT_R { PERINT_R::new(((self.bits >> 3) & 0x01) != 0) } #[doc = "Bit 4 - Transmit FIFO empty. When 1, the transmit FIFO is empty. The peripheral may still be processing the last piece of data."] #[inline(always)] pub fn txempty(&self) -> TXEMPTY_R { TXEMPTY_R::new(((self.bits >> 4) & 0x01) != 0) } #[doc = "Bit 5 - Transmit FIFO not full. When 1, the transmit FIFO is not full, so more data can be written. When 0, the transmit FIFO is full and another write would cause it to overflow."] #[inline(always)] pub fn txnotfull(&self) -> TXNOTFULL_R { TXNOTFULL_R::new(((self.bits >> 5) & 0x01) != 0) } #[doc = "Bit 6 - Receive FIFO not empty. When 1, the receive FIFO is not empty, so data can be read. When 0, the receive FIFO is empty."] #[inline(always)] pub fn rxnotempty(&self) -> RXNOTEMPTY_R { RXNOTEMPTY_R::new(((self.bits >> 6) & 0x01) != 0) } #[doc = "Bit 7 - Receive FIFO full. When 1, the receive FIFO is full. Data needs to be read out to prevent the peripheral from causing an overflow."] #[inline(always)] pub fn rxfull(&self) -> RXFULL_R { RXFULL_R::new(((self.bits >> 7) & 0x01) != 0) } #[doc = "Bits 8:12 - Transmit FIFO current level. A 0 means the TX FIFO is currently empty, and the TXEMPTY and TXNOTFULL flags will be 1. Other values tell how much data is actually in the TX FIFO at the point where the read occurs. If the TX FIFO is full, the TXEMPTY and TXNOTFULL flags will be 0."] #[inline(always)] pub fn txlvl(&self) -> TXLVL_R { TXLVL_R::new(((self.bits >> 8) & 0x1f) as u8) } #[doc = "Bits 16:20 - Receive FIFO current level. A 0 means the RX FIFO is currently empty, and the RXFULL and RXNOTEMPTY flags will be 0. Other values tell how much data is actually in the RX FIFO at the point where the read occurs. If the RX FIFO is full, the RXFULL and RXNOTEMPTY flags will be 1."] #[inline(always)] pub fn rxlvl(&self) -> RXLVL_R { RXLVL_R::new(((self.bits >> 16) & 0x1f) as u8) } } impl W { #[doc = "Bit 0 - TX FIFO error. Will be set if a transmit FIFO error occurs. This could be an overflow caused by pushing data into a full FIFO, or by an underflow if the FIFO is empty when data is needed. Cleared by writing a 1 to this bit."] #[inline(always)] pub fn txerr(&mut self) -> TXERR_W { TXERR_W { w: self } } #[doc = "Bit 1 - RX FIFO error. Will be set if a receive FIFO overflow occurs, caused by software or DMA not emptying the FIFO fast enough. Cleared by writing a 1 to this bit."] #[inline(always)] pub fn rxerr(&mut self) -> RXERR_W { RXERR_W { w: self } } #[doc = "Writes raw bits to the register."] pub unsafe fn bits(&mut self, bits: u32) -> &mut Self { self.0.bits(bits); self } } #[doc = "FIFO status register.\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [fifostat](index.html) module"] pub struct FIFOSTAT_SPEC; impl crate::RegisterSpec for FIFOSTAT_SPEC { type Ux = u32; } #[doc = "`read()` method returns [fifostat::R](R) reader structure"] impl crate::Readable for FIFOSTAT_SPEC { type Reader = R; } #[doc = "`write(|w| ..)` method takes [fifostat::W](W) writer structure"] impl crate::Writable for FIFOSTAT_SPEC { type Writer = W; } #[doc = "`reset()` method sets FIFOSTAT to value 0x30"] impl crate::Resettable for FIFOSTAT_SPEC { #[inline(always)] fn reset_value() -> Self::Ux { 0x30 } }