[−][src]Type Definition imxrt1062_iomuxc_gpr::gpr1::R
type R = R<u32, GPR1>;
Reader of register GPR1
Methods
impl R
[src]
pub fn sai1_mclk1_sel(&self) -> SAI1_MCLK1_SEL_R
[src]
Bits 0:2 - SAI1 MCLK1 source select
pub fn sai1_mclk2_sel(&self) -> SAI1_MCLK2_SEL_R
[src]
Bits 3:5 - SAI1 MCLK2 source select
pub fn sai1_mclk3_sel(&self) -> SAI1_MCLK3_SEL_R
[src]
Bits 6:7 - SAI1 MCLK3 source select
pub fn sai2_mclk3_sel(&self) -> SAI2_MCLK3_SEL_R
[src]
Bits 8:9 - SAI2 MCLK3 source select
pub fn sai3_mclk3_sel(&self) -> SAI3_MCLK3_SEL_R
[src]
Bits 10:11 - SAI3 MCLK3 source select
pub fn gint(&self) -> GINT_R
[src]
Bit 12 - Global interrupt "0" bit (connected to ARM M7 IRQ#0 and GPC)
pub fn enet1_clk_sel(&self) -> ENET1_CLK_SEL_R
[src]
Bit 13 - ENET1 reference clock mode select.
pub fn enet2_clk_sel(&self) -> ENET2_CLK_SEL_R
[src]
Bit 14 - ENET2 reference clock mode select.
pub fn usb_exp_mode(&self) -> USB_EXP_MODE_R
[src]
Bit 15 - USB Exposure mode
pub fn enet1_tx_clk_dir(&self) -> ENET1_TX_CLK_DIR_R
[src]
Bit 17 - ENET1_TX_CLK data direction control
pub fn enet2_tx_clk_dir(&self) -> ENET2_TX_CLK_DIR_R
[src]
Bit 18 - ENET2_TX_CLK data direction control
pub fn sai1_mclk_dir(&self) -> SAI1_MCLK_DIR_R
[src]
Bit 19 - sai1.MCLK signal direction control
pub fn sai2_mclk_dir(&self) -> SAI2_MCLK_DIR_R
[src]
Bit 20 - sai2.MCLK signal direction control
pub fn sai3_mclk_dir(&self) -> SAI3_MCLK_DIR_R
[src]
Bit 21 - sai3.MCLK signal direction control
pub fn exc_mon(&self) -> EXC_MON_R
[src]
Bit 22 - Exclusive monitor response select of illegal command
pub fn enet_ipg_clk_s_en(&self) -> ENET_IPG_CLK_S_EN_R
[src]
Bit 23 - ENET and ENET2 ipg_clk_s clock gating enable
pub fn cm7_force_hclk_en(&self) -> CM7_FORCE_HCLK_EN_R
[src]
Bit 31 - ARM CM7 platform AHB clock enable