1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
#[doc = "Register `SAR_COCPU_STATE` reader"]
pub struct R(crate::R<SAR_COCPU_STATE_SPEC>);
impl core::ops::Deref for R {
type Target = crate::R<SAR_COCPU_STATE_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl From<crate::R<SAR_COCPU_STATE_SPEC>> for R {
#[inline(always)]
fn from(reader: crate::R<SAR_COCPU_STATE_SPEC>) -> Self {
R(reader)
}
}
#[doc = "Register `SAR_COCPU_STATE` writer"]
pub struct W(crate::W<SAR_COCPU_STATE_SPEC>);
impl core::ops::Deref for W {
type Target = crate::W<SAR_COCPU_STATE_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl core::ops::DerefMut for W {
#[inline(always)]
fn deref_mut(&mut self) -> &mut Self::Target {
&mut self.0
}
}
impl From<crate::W<SAR_COCPU_STATE_SPEC>> for W {
#[inline(always)]
fn from(writer: crate::W<SAR_COCPU_STATE_SPEC>) -> Self {
W(writer)
}
}
#[doc = "Field `SAR_COCPU_DBG_TRIGGER` writer - trigger cocpu debug registers"]
pub type SAR_COCPU_DBG_TRIGGER_W<'a, const O: u8> =
crate::BitWriter<'a, u32, SAR_COCPU_STATE_SPEC, bool, O>;
#[doc = "Field `SAR_COCPU_CLK_EN_ST` reader - check cocpu whether clk on"]
pub type SAR_COCPU_CLK_EN_ST_R = crate::BitReader<bool>;
#[doc = "Field `SAR_COCPU_RESET_N` reader - check cocpu whether in reset state"]
pub type SAR_COCPU_RESET_N_R = crate::BitReader<bool>;
#[doc = "Field `SAR_COCPU_EOI` reader - check cocpu whether in interrupt state"]
pub type SAR_COCPU_EOI_R = crate::BitReader<bool>;
#[doc = "Field `SAR_COCPU_TRAP` reader - check cocpu whether in trap state"]
pub type SAR_COCPU_TRAP_R = crate::BitReader<bool>;
#[doc = "Field `SAR_COCPU_EBREAK` reader - check cocpu whether in ebreak"]
pub type SAR_COCPU_EBREAK_R = crate::BitReader<bool>;
impl R {
#[doc = "Bit 26 - check cocpu whether clk on"]
#[inline(always)]
pub fn sar_cocpu_clk_en_st(&self) -> SAR_COCPU_CLK_EN_ST_R {
SAR_COCPU_CLK_EN_ST_R::new(((self.bits >> 26) & 1) != 0)
}
#[doc = "Bit 27 - check cocpu whether in reset state"]
#[inline(always)]
pub fn sar_cocpu_reset_n(&self) -> SAR_COCPU_RESET_N_R {
SAR_COCPU_RESET_N_R::new(((self.bits >> 27) & 1) != 0)
}
#[doc = "Bit 28 - check cocpu whether in interrupt state"]
#[inline(always)]
pub fn sar_cocpu_eoi(&self) -> SAR_COCPU_EOI_R {
SAR_COCPU_EOI_R::new(((self.bits >> 28) & 1) != 0)
}
#[doc = "Bit 29 - check cocpu whether in trap state"]
#[inline(always)]
pub fn sar_cocpu_trap(&self) -> SAR_COCPU_TRAP_R {
SAR_COCPU_TRAP_R::new(((self.bits >> 29) & 1) != 0)
}
#[doc = "Bit 30 - check cocpu whether in ebreak"]
#[inline(always)]
pub fn sar_cocpu_ebreak(&self) -> SAR_COCPU_EBREAK_R {
SAR_COCPU_EBREAK_R::new(((self.bits >> 30) & 1) != 0)
}
}
impl W {
#[doc = "Bit 25 - trigger cocpu debug registers"]
#[inline(always)]
#[must_use]
pub fn sar_cocpu_dbg_trigger(&mut self) -> SAR_COCPU_DBG_TRIGGER_W<25> {
SAR_COCPU_DBG_TRIGGER_W::new(self)
}
#[doc = "Writes raw bits to the register."]
#[inline(always)]
pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
self.0.bits(bits);
self
}
}
#[doc = "get cocpu status\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [sar_cocpu_state](index.html) module"]
pub struct SAR_COCPU_STATE_SPEC;
impl crate::RegisterSpec for SAR_COCPU_STATE_SPEC {
type Ux = u32;
}
#[doc = "`read()` method returns [sar_cocpu_state::R](R) reader structure"]
impl crate::Readable for SAR_COCPU_STATE_SPEC {
type Reader = R;
}
#[doc = "`write(|w| ..)` method takes [sar_cocpu_state::W](W) writer structure"]
impl crate::Writable for SAR_COCPU_STATE_SPEC {
type Writer = W;
const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
}
#[doc = "`reset()` method sets SAR_COCPU_STATE to value 0"]
impl crate::Resettable for SAR_COCPU_STATE_SPEC {
const RESET_VALUE: Self::Ux = 0;
}