pub struct R(_);Expand description
Register LCD_CLOCK reader
Implementations§
source§impl R
impl R
sourcepub fn lcd_clkcnt_n(&self) -> LCD_CLKCNT_N_R
pub fn lcd_clkcnt_n(&self) -> LCD_CLKCNT_N_R
Bits 0:5 - f_LCD_PCLK = f_LCD_CLK / (reg_clkcnt_N + 1) when reg_clk_equ_sysclk is 0.
sourcepub fn lcd_clk_equ_sysclk(&self) -> LCD_CLK_EQU_SYSCLK_R
pub fn lcd_clk_equ_sysclk(&self) -> LCD_CLK_EQU_SYSCLK_R
Bit 6 - 1: f_LCD_PCLK = f_LCD_CLK. 0: f_LCD_PCLK = f_LCD_CLK / (reg_clkcnt_N + 1).
sourcepub fn lcd_ck_idle_edge(&self) -> LCD_CK_IDLE_EDGE_R
pub fn lcd_ck_idle_edge(&self) -> LCD_CK_IDLE_EDGE_R
Bit 7 - 1: LCD_PCLK line is high when idle 0: LCD_PCLK line is low when idle.
sourcepub fn lcd_ck_out_edge(&self) -> LCD_CK_OUT_EDGE_R
pub fn lcd_ck_out_edge(&self) -> LCD_CK_OUT_EDGE_R
Bit 8 - 1: LCD_PCLK high in first half clock cycle. 0: LCD_PCLK low in first half clock cycle.
sourcepub fn lcd_clkm_div_num(&self) -> LCD_CLKM_DIV_NUM_R
pub fn lcd_clkm_div_num(&self) -> LCD_CLKM_DIV_NUM_R
Bits 9:16 - Integral LCD clock divider value
sourcepub fn lcd_clkm_div_b(&self) -> LCD_CLKM_DIV_B_R
pub fn lcd_clkm_div_b(&self) -> LCD_CLKM_DIV_B_R
Bits 17:22 - Fractional clock divider numerator value
sourcepub fn lcd_clkm_div_a(&self) -> LCD_CLKM_DIV_A_R
pub fn lcd_clkm_div_a(&self) -> LCD_CLKM_DIV_A_R
Bits 23:28 - Fractional clock divider denominator value
sourcepub fn lcd_clk_sel(&self) -> LCD_CLK_SEL_R
pub fn lcd_clk_sel(&self) -> LCD_CLK_SEL_R
Bits 29:30 - Select LCD module source clock. 0: no clock. 1: APLL. 2: CLK160. 3: no clock.