1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
#[doc = "Register `SAR_COCPU_INT_ENA_W1TC` writer"]
pub struct W(crate::W<SAR_COCPU_INT_ENA_W1TC_SPEC>);
impl core::ops::Deref for W {
type Target = crate::W<SAR_COCPU_INT_ENA_W1TC_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl core::ops::DerefMut for W {
#[inline(always)]
fn deref_mut(&mut self) -> &mut Self::Target {
&mut self.0
}
}
impl From<crate::W<SAR_COCPU_INT_ENA_W1TC_SPEC>> for W {
#[inline(always)]
fn from(writer: crate::W<SAR_COCPU_INT_ENA_W1TC_SPEC>) -> Self {
W(writer)
}
}
#[doc = "Field `SAR_COCPU_TOUCH_DONE_INT_ENA_W1TC` writer - Clear int enable of touch done"]
pub type SAR_COCPU_TOUCH_DONE_INT_ENA_W1TC_W<'a, const O: u8> =
crate::BitWriter<'a, u32, SAR_COCPU_INT_ENA_W1TC_SPEC, bool, O>;
#[doc = "Field `SAR_COCPU_TOUCH_INACTIVE_INT_ENA_W1TC` writer - Clear int enable of from touch inactive"]
pub type SAR_COCPU_TOUCH_INACTIVE_INT_ENA_W1TC_W<'a, const O: u8> =
crate::BitWriter<'a, u32, SAR_COCPU_INT_ENA_W1TC_SPEC, bool, O>;
#[doc = "Field `SAR_COCPU_TOUCH_ACTIVE_INT_ENA_W1TC` writer - Clear int enable of touch active"]
pub type SAR_COCPU_TOUCH_ACTIVE_INT_ENA_W1TC_W<'a, const O: u8> =
crate::BitWriter<'a, u32, SAR_COCPU_INT_ENA_W1TC_SPEC, bool, O>;
#[doc = "Field `SAR_COCPU_SARADC1_INT_ENA_W1TC` writer - Clear int enable of from saradc1"]
pub type SAR_COCPU_SARADC1_INT_ENA_W1TC_W<'a, const O: u8> =
crate::BitWriter<'a, u32, SAR_COCPU_INT_ENA_W1TC_SPEC, bool, O>;
#[doc = "Field `SAR_COCPU_SARADC2_INT_ENA_W1TC` writer - Clear int enable of from saradc2"]
pub type SAR_COCPU_SARADC2_INT_ENA_W1TC_W<'a, const O: u8> =
crate::BitWriter<'a, u32, SAR_COCPU_INT_ENA_W1TC_SPEC, bool, O>;
#[doc = "Field `SAR_COCPU_TSENS_INT_ENA_W1TC` writer - Clear int enable of tsens"]
pub type SAR_COCPU_TSENS_INT_ENA_W1TC_W<'a, const O: u8> =
crate::BitWriter<'a, u32, SAR_COCPU_INT_ENA_W1TC_SPEC, bool, O>;
#[doc = "Field `SAR_COCPU_START_INT_ENA_W1TC` writer - Clear int enable of start"]
pub type SAR_COCPU_START_INT_ENA_W1TC_W<'a, const O: u8> =
crate::BitWriter<'a, u32, SAR_COCPU_INT_ENA_W1TC_SPEC, bool, O>;
#[doc = "Field `SAR_COCPU_SW_INT_ENA_W1TC` writer - Clear int enable of software"]
pub type SAR_COCPU_SW_INT_ENA_W1TC_W<'a, const O: u8> =
crate::BitWriter<'a, u32, SAR_COCPU_INT_ENA_W1TC_SPEC, bool, O>;
#[doc = "Field `SAR_COCPU_SWD_INT_ENA_W1TC` writer - Clear int enable of super watch dog"]
pub type SAR_COCPU_SWD_INT_ENA_W1TC_W<'a, const O: u8> =
crate::BitWriter<'a, u32, SAR_COCPU_INT_ENA_W1TC_SPEC, bool, O>;
#[doc = "Field `SAR_COCPU_TOUCH_TIMEOUT_INT_ENA_W1TC` writer - Clear int enable of timeout done"]
pub type SAR_COCPU_TOUCH_TIMEOUT_INT_ENA_W1TC_W<'a, const O: u8> =
crate::BitWriter<'a, u32, SAR_COCPU_INT_ENA_W1TC_SPEC, bool, O>;
#[doc = "Field `SAR_COCPU_TOUCH_APPROACH_LOOP_DONE_INT_ENA_W1TC` writer - Clear int enable of approach loop done"]
pub type SAR_COCPU_TOUCH_APPROACH_LOOP_DONE_INT_ENA_W1TC_W<'a, const O: u8> =
crate::BitWriter<'a, u32, SAR_COCPU_INT_ENA_W1TC_SPEC, bool, O>;
#[doc = "Field `SAR_COCPU_TOUCH_SCAN_DONE_INT_ENA_W1TC` writer - Clear int enable of touch scan done"]
pub type SAR_COCPU_TOUCH_SCAN_DONE_INT_ENA_W1TC_W<'a, const O: u8> =
crate::BitWriter<'a, u32, SAR_COCPU_INT_ENA_W1TC_SPEC, bool, O>;
impl W {
#[doc = "Bit 0 - Clear int enable of touch done"]
#[inline(always)]
pub fn sar_cocpu_touch_done_int_ena_w1tc(&mut self) -> SAR_COCPU_TOUCH_DONE_INT_ENA_W1TC_W<0> {
SAR_COCPU_TOUCH_DONE_INT_ENA_W1TC_W::new(self)
}
#[doc = "Bit 1 - Clear int enable of from touch inactive"]
#[inline(always)]
pub fn sar_cocpu_touch_inactive_int_ena_w1tc(
&mut self,
) -> SAR_COCPU_TOUCH_INACTIVE_INT_ENA_W1TC_W<1> {
SAR_COCPU_TOUCH_INACTIVE_INT_ENA_W1TC_W::new(self)
}
#[doc = "Bit 2 - Clear int enable of touch active"]
#[inline(always)]
pub fn sar_cocpu_touch_active_int_ena_w1tc(
&mut self,
) -> SAR_COCPU_TOUCH_ACTIVE_INT_ENA_W1TC_W<2> {
SAR_COCPU_TOUCH_ACTIVE_INT_ENA_W1TC_W::new(self)
}
#[doc = "Bit 3 - Clear int enable of from saradc1"]
#[inline(always)]
pub fn sar_cocpu_saradc1_int_ena_w1tc(&mut self) -> SAR_COCPU_SARADC1_INT_ENA_W1TC_W<3> {
SAR_COCPU_SARADC1_INT_ENA_W1TC_W::new(self)
}
#[doc = "Bit 4 - Clear int enable of from saradc2"]
#[inline(always)]
pub fn sar_cocpu_saradc2_int_ena_w1tc(&mut self) -> SAR_COCPU_SARADC2_INT_ENA_W1TC_W<4> {
SAR_COCPU_SARADC2_INT_ENA_W1TC_W::new(self)
}
#[doc = "Bit 5 - Clear int enable of tsens"]
#[inline(always)]
pub fn sar_cocpu_tsens_int_ena_w1tc(&mut self) -> SAR_COCPU_TSENS_INT_ENA_W1TC_W<5> {
SAR_COCPU_TSENS_INT_ENA_W1TC_W::new(self)
}
#[doc = "Bit 6 - Clear int enable of start"]
#[inline(always)]
pub fn sar_cocpu_start_int_ena_w1tc(&mut self) -> SAR_COCPU_START_INT_ENA_W1TC_W<6> {
SAR_COCPU_START_INT_ENA_W1TC_W::new(self)
}
#[doc = "Bit 7 - Clear int enable of software"]
#[inline(always)]
pub fn sar_cocpu_sw_int_ena_w1tc(&mut self) -> SAR_COCPU_SW_INT_ENA_W1TC_W<7> {
SAR_COCPU_SW_INT_ENA_W1TC_W::new(self)
}
#[doc = "Bit 8 - Clear int enable of super watch dog"]
#[inline(always)]
pub fn sar_cocpu_swd_int_ena_w1tc(&mut self) -> SAR_COCPU_SWD_INT_ENA_W1TC_W<8> {
SAR_COCPU_SWD_INT_ENA_W1TC_W::new(self)
}
#[doc = "Bit 9 - Clear int enable of timeout done"]
#[inline(always)]
pub fn sar_cocpu_touch_timeout_int_ena_w1tc(
&mut self,
) -> SAR_COCPU_TOUCH_TIMEOUT_INT_ENA_W1TC_W<9> {
SAR_COCPU_TOUCH_TIMEOUT_INT_ENA_W1TC_W::new(self)
}
#[doc = "Bit 10 - Clear int enable of approach loop done"]
#[inline(always)]
pub fn sar_cocpu_touch_approach_loop_done_int_ena_w1tc(
&mut self,
) -> SAR_COCPU_TOUCH_APPROACH_LOOP_DONE_INT_ENA_W1TC_W<10> {
SAR_COCPU_TOUCH_APPROACH_LOOP_DONE_INT_ENA_W1TC_W::new(self)
}
#[doc = "Bit 11 - Clear int enable of touch scan done"]
#[inline(always)]
pub fn sar_cocpu_touch_scan_done_int_ena_w1tc(
&mut self,
) -> SAR_COCPU_TOUCH_SCAN_DONE_INT_ENA_W1TC_W<11> {
SAR_COCPU_TOUCH_SCAN_DONE_INT_ENA_W1TC_W::new(self)
}
#[doc = "Writes raw bits to the register."]
#[inline(always)]
pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
self.0.bits(bits);
self
}
}
#[doc = "the interrupt enable clear of ulp\n\nThis register you can [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [sar_cocpu_int_ena_w1tc](index.html) module"]
pub struct SAR_COCPU_INT_ENA_W1TC_SPEC;
impl crate::RegisterSpec for SAR_COCPU_INT_ENA_W1TC_SPEC {
type Ux = u32;
}
#[doc = "`write(|w| ..)` method takes [sar_cocpu_int_ena_w1tc::W](W) writer structure"]
impl crate::Writable for SAR_COCPU_INT_ENA_W1TC_SPEC {
type Writer = W;
}
#[doc = "`reset()` method sets SAR_COCPU_INT_ENA_W1TC to value 0"]
impl crate::Resettable for SAR_COCPU_INT_ENA_W1TC_SPEC {
#[inline(always)]
fn reset_value() -> Self::Ux {
0
}
}