Expand description
SPI1 control register
Structs§
- SPI1 control register
Type Aliases§
- Field
D_POLreader - The bit is used to set MOSI line polarity, 1: high 0, low - Field
D_POLwriter - The bit is used to set MOSI line polarity, 1: high 0, low - Field
FADDR_OCTreader - Set this bit to enable 8-bit-mode(8-bm) in ADDR phase. - Field
FADDR_OCTwriter - Set this bit to enable 8-bit-mode(8-bm) in ADDR phase. - Field
FASTRD_MODEreader - This bit should be set when SPI_MEM_FREAD_QIO, SPI_MEM_FREAD_DIO, SPI_MEM_FREAD_QUAD or SPI_MEM_FREAD_DUAL is set. - Field
FASTRD_MODEwriter - This bit should be set when SPI_MEM_FREAD_QIO, SPI_MEM_FREAD_DIO, SPI_MEM_FREAD_QUAD or SPI_MEM_FREAD_DUAL is set. - Field
FCMD_DUALreader - Set this bit to enable 2-bit-mode(2-bm) in CMD phase. - Field
FCMD_DUALwriter - Set this bit to enable 2-bit-mode(2-bm) in CMD phase. - Field
FCMD_OCTreader - Set this bit to enable 8-bit-mode(8-bm) in CMD phase. - Field
FCMD_OCTwriter - Set this bit to enable 8-bit-mode(8-bm) in CMD phase. - Field
FCMD_QUADreader - Set this bit to enable 4-bit-mode(4-bm) in CMD phase. - Field
FCMD_QUADwriter - Set this bit to enable 4-bit-mode(4-bm) in CMD phase. - Field
FCS_CRC_ENreader - For SPI1, initialize crc32 module before writing encrypted data to flash. Active low. - Field
FCS_CRC_ENwriter - For SPI1, initialize crc32 module before writing encrypted data to flash. Active low. - Field
FDIN_OCTreader - Set this bit to enable 8-bit-mode(8-bm) in DIN phase. - Field
FDIN_OCTwriter - Set this bit to enable 8-bit-mode(8-bm) in DIN phase. - Field
FDOUT_OCTreader - Set this bit to enable 8-bit-mode(8-bm) in DOUT phase. - Field
FDOUT_OCTwriter - Set this bit to enable 8-bit-mode(8-bm) in DOUT phase. - Field
FDUMMY_OUTreader - In the DUMMY phase the signal level of SPI bus is output by the SPI0 controller. - Field
FDUMMY_OUTwriter - In the DUMMY phase the signal level of SPI bus is output by the SPI0 controller. - Field
FREAD_DIOreader - In hardware 0xBB read operation, ADDR phase and DIN phase apply 2 signals(2-bit-mode). 1: enable 0: disable. - Field
FREAD_DIOwriter - In hardware 0xBB read operation, ADDR phase and DIN phase apply 2 signals(2-bit-mode). 1: enable 0: disable. - Field
FREAD_DUALreader - In hardware 0x3B read operation, DIN phase apply 2 signals. 1: enable 0: disable. - Field
FREAD_DUALwriter - In hardware 0x3B read operation, DIN phase apply 2 signals. 1: enable 0: disable. - Field
FREAD_QIOreader - In hardware 0xEB read operation, ADDR phase and DIN phase apply 4 signals(4-bit-mode). 1: enable 0: disable. - Field
FREAD_QIOwriter - In hardware 0xEB read operation, ADDR phase and DIN phase apply 4 signals(4-bit-mode). 1: enable 0: disable. - Field
FREAD_QUADreader - In hardware 0x6B read operation, DIN phase apply 4 signals(4-bit-mode). 1: enable 0: disable. - Field
FREAD_QUADwriter - In hardware 0x6B read operation, DIN phase apply 4 signals(4-bit-mode). 1: enable 0: disable. - Field
Q_POLreader - The bit is used to set MISO line polarity, 1: high 0, low - Field
Q_POLwriter - The bit is used to set MISO line polarity, 1: high 0, low - Register
CTRLreader - Field
RESANDRESreader - The Device ID is read out to SPI_MEM_RD_STATUS register, this bit combine with spi_mem_flash_res bit. 1: enable 0: disable. - Field
RESANDRESwriter - The Device ID is read out to SPI_MEM_RD_STATUS register, this bit combine with spi_mem_flash_res bit. 1: enable 0: disable. - Field
TX_CRC_ENreader - For SPI1, enable crc32 when writing encrypted data to flash. 1: enable 0:disable - Field
TX_CRC_ENwriter - For SPI1, enable crc32 when writing encrypted data to flash. 1: enable 0:disable - Register
CTRLwriter - Field
WPreader - Write protect signal output when SPI is idle. 1: output high, 0: output low. - Field
WPwriter - Write protect signal output when SPI is idle. 1: output high, 0: output low. - Field
WRSR_2Breader - Two bytes data will be written to status register when it is set. 1: enable 0: disable. - Field
WRSR_2Bwriter - Two bytes data will be written to status register when it is set. 1: enable 0: disable.