#[doc = "Register `INT_RAW` reader"]
pub type R = crate::R<INT_RAW_SPEC>;
#[doc = "Register `INT_RAW` writer"]
pub type W = crate::W<INT_RAW_SPEC>;
#[doc = "Field `CH_TX_END[0-3]` reader - The interrupt raw bit for CHANNEL%s. Triggered when transmission done."]
pub type CH_TX_END_R = crate::BitReader;
#[doc = "Field `CH_TX_END[0-3]` writer - The interrupt raw bit for CHANNEL%s. Triggered when transmission done."]
pub type CH_TX_END_W<'a, REG, const O: u8> = crate::BitWriter<'a, REG, O>;
#[doc = "Field `CH_TX_ERR[0-3]` reader - The interrupt raw bit for CHANNEL%s. Triggered when error occurs."]
pub type CH_TX_ERR_R = crate::BitReader;
#[doc = "Field `CH_TX_ERR[0-3]` writer - The interrupt raw bit for CHANNEL%s. Triggered when error occurs."]
pub type CH_TX_ERR_W<'a, REG, const O: u8> = crate::BitWriter<'a, REG, O>;
#[doc = "Field `CH_TX_THR_EVENT[0-3]` reader - The interrupt raw bit for CHANNEL%s. Triggered when transmitter sent more data than configured value."]
pub type CH_TX_THR_EVENT_R = crate::BitReader;
#[doc = "Field `CH_TX_THR_EVENT[0-3]` writer - The interrupt raw bit for CHANNEL%s. Triggered when transmitter sent more data than configured value."]
pub type CH_TX_THR_EVENT_W<'a, REG, const O: u8> = crate::BitWriter<'a, REG, O>;
#[doc = "Field `CH_TX_LOOP[0-3]` reader - The interrupt raw bit for CHANNEL%s. Triggered when the loop count reaches the configured threshold value."]
pub type CH_TX_LOOP_R = crate::BitReader;
#[doc = "Field `CH_TX_LOOP[0-3]` writer - The interrupt raw bit for CHANNEL%s. Triggered when the loop count reaches the configured threshold value."]
pub type CH_TX_LOOP_W<'a, REG, const O: u8> = crate::BitWriter<'a, REG, O>;
#[doc = "Field `CH_RX_END[4-7]` reader - The interrupt raw bit for CHANNEL4. Triggered when reception done."]
pub type CH_RX_END_R = crate::BitReader;
#[doc = "Field `CH_RX_END[4-7]` writer - The interrupt raw bit for CHANNEL4. Triggered when reception done."]
pub type CH_RX_END_W<'a, REG, const O: u8> = crate::BitWriter<'a, REG, O>;
#[doc = "Field `CH_RX_ERR[4-7]` reader - The interrupt raw bit for CHANNEL4. Triggered when error occurs."]
pub type CH_RX_ERR_R = crate::BitReader;
#[doc = "Field `CH_RX_ERR[4-7]` writer - The interrupt raw bit for CHANNEL4. Triggered when error occurs."]
pub type CH_RX_ERR_W<'a, REG, const O: u8> = crate::BitWriter<'a, REG, O>;
#[doc = "Field `CH_RX_THR_EVENT[4-7]` reader - The interrupt raw bit for CHANNEL4. Triggered when receiver receive more data than configured value."]
pub type CH_RX_THR_EVENT_R = crate::BitReader;
#[doc = "Field `CH_RX_THR_EVENT[4-7]` writer - The interrupt raw bit for CHANNEL4. Triggered when receiver receive more data than configured value."]
pub type CH_RX_THR_EVENT_W<'a, REG, const O: u8> = crate::BitWriter<'a, REG, O>;
#[doc = "Field `TX_CH3_DMA_ACCESS_FAIL` reader - The interrupt raw bit for CHANNEL3. Triggered when dma accessing CHANNEL3 fails."]
pub type TX_CH3_DMA_ACCESS_FAIL_R = crate::BitReader;
#[doc = "Field `TX_CH3_DMA_ACCESS_FAIL` writer - The interrupt raw bit for CHANNEL3. Triggered when dma accessing CHANNEL3 fails."]
pub type TX_CH3_DMA_ACCESS_FAIL_W<'a, REG, const O: u8> = crate::BitWriter<'a, REG, O>;
#[doc = "Field `RX_CH7_DMA_ACCESS_FAIL` reader - The interrupt raw bit for CHANNEL7. Triggered when dma accessing CHANNEL7 fails."]
pub type RX_CH7_DMA_ACCESS_FAIL_R = crate::BitReader;
#[doc = "Field `RX_CH7_DMA_ACCESS_FAIL` writer - The interrupt raw bit for CHANNEL7. Triggered when dma accessing CHANNEL7 fails."]
pub type RX_CH7_DMA_ACCESS_FAIL_W<'a, REG, const O: u8> = crate::BitWriter<'a, REG, O>;
impl R {
#[doc = "The interrupt raw bit for CHANNEL[0-3]. Triggered when transmission done."]
#[inline(always)]
pub unsafe fn ch_tx_end(&self, n: u8) -> CH_TX_END_R {
CH_TX_END_R::new(((self.bits >> n) & 1) != 0)
}
#[doc = "Bit 0 - The interrupt raw bit for CHANNEL0. Triggered when transmission done."]
#[inline(always)]
pub fn ch0_tx_end(&self) -> CH_TX_END_R {
CH_TX_END_R::new((self.bits & 1) != 0)
}
#[doc = "Bit 1 - The interrupt raw bit for CHANNEL1. Triggered when transmission done."]
#[inline(always)]
pub fn ch1_tx_end(&self) -> CH_TX_END_R {
CH_TX_END_R::new(((self.bits >> 1) & 1) != 0)
}
#[doc = "Bit 2 - The interrupt raw bit for CHANNEL2. Triggered when transmission done."]
#[inline(always)]
pub fn ch2_tx_end(&self) -> CH_TX_END_R {
CH_TX_END_R::new(((self.bits >> 2) & 1) != 0)
}
#[doc = "Bit 3 - The interrupt raw bit for CHANNEL3. Triggered when transmission done."]
#[inline(always)]
pub fn ch3_tx_end(&self) -> CH_TX_END_R {
CH_TX_END_R::new(((self.bits >> 3) & 1) != 0)
}
#[doc = "The interrupt raw bit for CHANNEL[0-3]. Triggered when error occurs."]
#[inline(always)]
pub unsafe fn ch_tx_err(&self, n: u8) -> CH_TX_ERR_R {
CH_TX_ERR_R::new(((self.bits >> (n + 4)) & 1) != 0)
}
#[doc = "Bit 4 - The interrupt raw bit for CHANNEL0. Triggered when error occurs."]
#[inline(always)]
pub fn ch0_tx_err(&self) -> CH_TX_ERR_R {
CH_TX_ERR_R::new(((self.bits >> 4) & 1) != 0)
}
#[doc = "Bit 5 - The interrupt raw bit for CHANNEL1. Triggered when error occurs."]
#[inline(always)]
pub fn ch1_tx_err(&self) -> CH_TX_ERR_R {
CH_TX_ERR_R::new(((self.bits >> 5) & 1) != 0)
}
#[doc = "Bit 6 - The interrupt raw bit for CHANNEL2. Triggered when error occurs."]
#[inline(always)]
pub fn ch2_tx_err(&self) -> CH_TX_ERR_R {
CH_TX_ERR_R::new(((self.bits >> 6) & 1) != 0)
}
#[doc = "Bit 7 - The interrupt raw bit for CHANNEL3. Triggered when error occurs."]
#[inline(always)]
pub fn ch3_tx_err(&self) -> CH_TX_ERR_R {
CH_TX_ERR_R::new(((self.bits >> 7) & 1) != 0)
}
#[doc = "The interrupt raw bit for CHANNEL[0-3]. Triggered when transmitter sent more data than configured value."]
#[inline(always)]
pub unsafe fn ch_tx_thr_event(&self, n: u8) -> CH_TX_THR_EVENT_R {
CH_TX_THR_EVENT_R::new(((self.bits >> (n + 8)) & 1) != 0)
}
#[doc = "Bit 8 - The interrupt raw bit for CHANNEL0. Triggered when transmitter sent more data than configured value."]
#[inline(always)]
pub fn ch0_tx_thr_event(&self) -> CH_TX_THR_EVENT_R {
CH_TX_THR_EVENT_R::new(((self.bits >> 8) & 1) != 0)
}
#[doc = "Bit 9 - The interrupt raw bit for CHANNEL1. Triggered when transmitter sent more data than configured value."]
#[inline(always)]
pub fn ch1_tx_thr_event(&self) -> CH_TX_THR_EVENT_R {
CH_TX_THR_EVENT_R::new(((self.bits >> 9) & 1) != 0)
}
#[doc = "Bit 10 - The interrupt raw bit for CHANNEL2. Triggered when transmitter sent more data than configured value."]
#[inline(always)]
pub fn ch2_tx_thr_event(&self) -> CH_TX_THR_EVENT_R {
CH_TX_THR_EVENT_R::new(((self.bits >> 10) & 1) != 0)
}
#[doc = "Bit 11 - The interrupt raw bit for CHANNEL3. Triggered when transmitter sent more data than configured value."]
#[inline(always)]
pub fn ch3_tx_thr_event(&self) -> CH_TX_THR_EVENT_R {
CH_TX_THR_EVENT_R::new(((self.bits >> 11) & 1) != 0)
}
#[doc = "The interrupt raw bit for CHANNEL[0-3]. Triggered when the loop count reaches the configured threshold value."]
#[inline(always)]
pub unsafe fn ch_tx_loop(&self, n: u8) -> CH_TX_LOOP_R {
CH_TX_LOOP_R::new(((self.bits >> (n + 12)) & 1) != 0)
}
#[doc = "Bit 12 - The interrupt raw bit for CHANNEL0. Triggered when the loop count reaches the configured threshold value."]
#[inline(always)]
pub fn ch0_tx_loop(&self) -> CH_TX_LOOP_R {
CH_TX_LOOP_R::new(((self.bits >> 12) & 1) != 0)
}
#[doc = "Bit 13 - The interrupt raw bit for CHANNEL1. Triggered when the loop count reaches the configured threshold value."]
#[inline(always)]
pub fn ch1_tx_loop(&self) -> CH_TX_LOOP_R {
CH_TX_LOOP_R::new(((self.bits >> 13) & 1) != 0)
}
#[doc = "Bit 14 - The interrupt raw bit for CHANNEL2. Triggered when the loop count reaches the configured threshold value."]
#[inline(always)]
pub fn ch2_tx_loop(&self) -> CH_TX_LOOP_R {
CH_TX_LOOP_R::new(((self.bits >> 14) & 1) != 0)
}
#[doc = "Bit 15 - The interrupt raw bit for CHANNEL3. Triggered when the loop count reaches the configured threshold value."]
#[inline(always)]
pub fn ch3_tx_loop(&self) -> CH_TX_LOOP_R {
CH_TX_LOOP_R::new(((self.bits >> 15) & 1) != 0)
}
#[doc = "The interrupt raw bit for CHANNEL4. Triggered when reception done."]
#[inline(always)]
pub unsafe fn ch_rx_end(&self, n: u8) -> CH_RX_END_R {
CH_RX_END_R::new(((self.bits >> (n - 4 + 16)) & 1) != 0)
}
#[doc = "Bit 16 - The interrupt raw bit for CHANNEL4. Triggered when reception done."]
#[inline(always)]
pub fn ch4_rx_end(&self) -> CH_RX_END_R {
CH_RX_END_R::new(((self.bits >> 16) & 1) != 0)
}
#[doc = "Bit 17 - The interrupt raw bit for CHANNEL4. Triggered when reception done."]
#[inline(always)]
pub fn ch5_rx_end(&self) -> CH_RX_END_R {
CH_RX_END_R::new(((self.bits >> 17) & 1) != 0)
}
#[doc = "Bit 18 - The interrupt raw bit for CHANNEL4. Triggered when reception done."]
#[inline(always)]
pub fn ch6_rx_end(&self) -> CH_RX_END_R {
CH_RX_END_R::new(((self.bits >> 18) & 1) != 0)
}
#[doc = "Bit 19 - The interrupt raw bit for CHANNEL4. Triggered when reception done."]
#[inline(always)]
pub fn ch7_rx_end(&self) -> CH_RX_END_R {
CH_RX_END_R::new(((self.bits >> 19) & 1) != 0)
}
#[doc = "The interrupt raw bit for CHANNEL4. Triggered when error occurs."]
#[inline(always)]
pub unsafe fn ch_rx_err(&self, n: u8) -> CH_RX_ERR_R {
CH_RX_ERR_R::new(((self.bits >> (n - 4 + 20)) & 1) != 0)
}
#[doc = "Bit 20 - The interrupt raw bit for CHANNEL4. Triggered when error occurs."]
#[inline(always)]
pub fn ch4_rx_err(&self) -> CH_RX_ERR_R {
CH_RX_ERR_R::new(((self.bits >> 20) & 1) != 0)
}
#[doc = "Bit 21 - The interrupt raw bit for CHANNEL4. Triggered when error occurs."]
#[inline(always)]
pub fn ch5_rx_err(&self) -> CH_RX_ERR_R {
CH_RX_ERR_R::new(((self.bits >> 21) & 1) != 0)
}
#[doc = "Bit 22 - The interrupt raw bit for CHANNEL4. Triggered when error occurs."]
#[inline(always)]
pub fn ch6_rx_err(&self) -> CH_RX_ERR_R {
CH_RX_ERR_R::new(((self.bits >> 22) & 1) != 0)
}
#[doc = "Bit 23 - The interrupt raw bit for CHANNEL4. Triggered when error occurs."]
#[inline(always)]
pub fn ch7_rx_err(&self) -> CH_RX_ERR_R {
CH_RX_ERR_R::new(((self.bits >> 23) & 1) != 0)
}
#[doc = "The interrupt raw bit for CHANNEL4. Triggered when receiver receive more data than configured value."]
#[inline(always)]
pub unsafe fn ch_rx_thr_event(&self, n: u8) -> CH_RX_THR_EVENT_R {
CH_RX_THR_EVENT_R::new(((self.bits >> (n - 4 + 24)) & 1) != 0)
}
#[doc = "Bit 24 - The interrupt raw bit for CHANNEL4. Triggered when receiver receive more data than configured value."]
#[inline(always)]
pub fn ch4_rx_thr_event(&self) -> CH_RX_THR_EVENT_R {
CH_RX_THR_EVENT_R::new(((self.bits >> 24) & 1) != 0)
}
#[doc = "Bit 25 - The interrupt raw bit for CHANNEL4. Triggered when receiver receive more data than configured value."]
#[inline(always)]
pub fn ch5_rx_thr_event(&self) -> CH_RX_THR_EVENT_R {
CH_RX_THR_EVENT_R::new(((self.bits >> 25) & 1) != 0)
}
#[doc = "Bit 26 - The interrupt raw bit for CHANNEL4. Triggered when receiver receive more data than configured value."]
#[inline(always)]
pub fn ch6_rx_thr_event(&self) -> CH_RX_THR_EVENT_R {
CH_RX_THR_EVENT_R::new(((self.bits >> 26) & 1) != 0)
}
#[doc = "Bit 27 - The interrupt raw bit for CHANNEL4. Triggered when receiver receive more data than configured value."]
#[inline(always)]
pub fn ch7_rx_thr_event(&self) -> CH_RX_THR_EVENT_R {
CH_RX_THR_EVENT_R::new(((self.bits >> 27) & 1) != 0)
}
#[doc = "Bit 28 - The interrupt raw bit for CHANNEL3. Triggered when dma accessing CHANNEL3 fails."]
#[inline(always)]
pub fn tx_ch3_dma_access_fail(&self) -> TX_CH3_DMA_ACCESS_FAIL_R {
TX_CH3_DMA_ACCESS_FAIL_R::new(((self.bits >> 28) & 1) != 0)
}
#[doc = "Bit 29 - The interrupt raw bit for CHANNEL7. Triggered when dma accessing CHANNEL7 fails."]
#[inline(always)]
pub fn rx_ch7_dma_access_fail(&self) -> RX_CH7_DMA_ACCESS_FAIL_R {
RX_CH7_DMA_ACCESS_FAIL_R::new(((self.bits >> 29) & 1) != 0)
}
}
#[cfg(feature = "impl-register-debug")]
impl core::fmt::Debug for R {
fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
f.debug_struct("INT_RAW")
.field("ch0_tx_end", &format_args!("{}", self.ch0_tx_end().bit()))
.field("ch1_tx_end", &format_args!("{}", self.ch1_tx_end().bit()))
.field("ch2_tx_end", &format_args!("{}", self.ch2_tx_end().bit()))
.field("ch3_tx_end", &format_args!("{}", self.ch3_tx_end().bit()))
.field("ch0_tx_err", &format_args!("{}", self.ch0_tx_err().bit()))
.field("ch1_tx_err", &format_args!("{}", self.ch1_tx_err().bit()))
.field("ch2_tx_err", &format_args!("{}", self.ch2_tx_err().bit()))
.field("ch3_tx_err", &format_args!("{}", self.ch3_tx_err().bit()))
.field(
"ch0_tx_thr_event",
&format_args!("{}", self.ch0_tx_thr_event().bit()),
)
.field(
"ch1_tx_thr_event",
&format_args!("{}", self.ch1_tx_thr_event().bit()),
)
.field(
"ch2_tx_thr_event",
&format_args!("{}", self.ch2_tx_thr_event().bit()),
)
.field(
"ch3_tx_thr_event",
&format_args!("{}", self.ch3_tx_thr_event().bit()),
)
.field("ch0_tx_loop", &format_args!("{}", self.ch0_tx_loop().bit()))
.field("ch1_tx_loop", &format_args!("{}", self.ch1_tx_loop().bit()))
.field("ch2_tx_loop", &format_args!("{}", self.ch2_tx_loop().bit()))
.field("ch3_tx_loop", &format_args!("{}", self.ch3_tx_loop().bit()))
.field("ch4_rx_end", &format_args!("{}", self.ch4_rx_end().bit()))
.field("ch5_rx_end", &format_args!("{}", self.ch5_rx_end().bit()))
.field("ch6_rx_end", &format_args!("{}", self.ch6_rx_end().bit()))
.field("ch7_rx_end", &format_args!("{}", self.ch7_rx_end().bit()))
.field("ch4_rx_err", &format_args!("{}", self.ch4_rx_err().bit()))
.field("ch5_rx_err", &format_args!("{}", self.ch5_rx_err().bit()))
.field("ch6_rx_err", &format_args!("{}", self.ch6_rx_err().bit()))
.field("ch7_rx_err", &format_args!("{}", self.ch7_rx_err().bit()))
.field(
"ch4_rx_thr_event",
&format_args!("{}", self.ch4_rx_thr_event().bit()),
)
.field(
"ch5_rx_thr_event",
&format_args!("{}", self.ch5_rx_thr_event().bit()),
)
.field(
"ch6_rx_thr_event",
&format_args!("{}", self.ch6_rx_thr_event().bit()),
)
.field(
"ch7_rx_thr_event",
&format_args!("{}", self.ch7_rx_thr_event().bit()),
)
.field(
"tx_ch3_dma_access_fail",
&format_args!("{}", self.tx_ch3_dma_access_fail().bit()),
)
.field(
"rx_ch7_dma_access_fail",
&format_args!("{}", self.rx_ch7_dma_access_fail().bit()),
)
.finish()
}
}
#[cfg(feature = "impl-register-debug")]
impl core::fmt::Debug for crate::generic::Reg<INT_RAW_SPEC> {
fn fmt(&self, f: &mut core::fmt::Formatter<'_>) -> core::fmt::Result {
self.read().fmt(f)
}
}
impl W {
#[doc = "The interrupt raw bit for CHANNEL[0-3]. Triggered when transmission done."]
#[inline(always)]
#[must_use]
pub unsafe fn ch_tx_end<const O: u8>(&mut self) -> CH_TX_END_W<INT_RAW_SPEC, O> {
CH_TX_END_W::new(self)
}
#[doc = "Bit 0 - The interrupt raw bit for CHANNEL0. Triggered when transmission done."]
#[inline(always)]
#[must_use]
pub fn ch0_tx_end(&mut self) -> CH_TX_END_W<INT_RAW_SPEC, 0> {
CH_TX_END_W::new(self)
}
#[doc = "Bit 1 - The interrupt raw bit for CHANNEL1. Triggered when transmission done."]
#[inline(always)]
#[must_use]
pub fn ch1_tx_end(&mut self) -> CH_TX_END_W<INT_RAW_SPEC, 1> {
CH_TX_END_W::new(self)
}
#[doc = "Bit 2 - The interrupt raw bit for CHANNEL2. Triggered when transmission done."]
#[inline(always)]
#[must_use]
pub fn ch2_tx_end(&mut self) -> CH_TX_END_W<INT_RAW_SPEC, 2> {
CH_TX_END_W::new(self)
}
#[doc = "Bit 3 - The interrupt raw bit for CHANNEL3. Triggered when transmission done."]
#[inline(always)]
#[must_use]
pub fn ch3_tx_end(&mut self) -> CH_TX_END_W<INT_RAW_SPEC, 3> {
CH_TX_END_W::new(self)
}
#[doc = "The interrupt raw bit for CHANNEL[0-3]. Triggered when error occurs."]
#[inline(always)]
#[must_use]
pub unsafe fn ch_tx_err<const O: u8>(&mut self) -> CH_TX_ERR_W<INT_RAW_SPEC, O> {
CH_TX_ERR_W::new(self)
}
#[doc = "Bit 4 - The interrupt raw bit for CHANNEL0. Triggered when error occurs."]
#[inline(always)]
#[must_use]
pub fn ch0_tx_err(&mut self) -> CH_TX_ERR_W<INT_RAW_SPEC, 4> {
CH_TX_ERR_W::new(self)
}
#[doc = "Bit 5 - The interrupt raw bit for CHANNEL1. Triggered when error occurs."]
#[inline(always)]
#[must_use]
pub fn ch1_tx_err(&mut self) -> CH_TX_ERR_W<INT_RAW_SPEC, 5> {
CH_TX_ERR_W::new(self)
}
#[doc = "Bit 6 - The interrupt raw bit for CHANNEL2. Triggered when error occurs."]
#[inline(always)]
#[must_use]
pub fn ch2_tx_err(&mut self) -> CH_TX_ERR_W<INT_RAW_SPEC, 6> {
CH_TX_ERR_W::new(self)
}
#[doc = "Bit 7 - The interrupt raw bit for CHANNEL3. Triggered when error occurs."]
#[inline(always)]
#[must_use]
pub fn ch3_tx_err(&mut self) -> CH_TX_ERR_W<INT_RAW_SPEC, 7> {
CH_TX_ERR_W::new(self)
}
#[doc = "The interrupt raw bit for CHANNEL[0-3]. Triggered when transmitter sent more data than configured value."]
#[inline(always)]
#[must_use]
pub unsafe fn ch_tx_thr_event<const O: u8>(&mut self) -> CH_TX_THR_EVENT_W<INT_RAW_SPEC, O> {
CH_TX_THR_EVENT_W::new(self)
}
#[doc = "Bit 8 - The interrupt raw bit for CHANNEL0. Triggered when transmitter sent more data than configured value."]
#[inline(always)]
#[must_use]
pub fn ch0_tx_thr_event(&mut self) -> CH_TX_THR_EVENT_W<INT_RAW_SPEC, 8> {
CH_TX_THR_EVENT_W::new(self)
}
#[doc = "Bit 9 - The interrupt raw bit for CHANNEL1. Triggered when transmitter sent more data than configured value."]
#[inline(always)]
#[must_use]
pub fn ch1_tx_thr_event(&mut self) -> CH_TX_THR_EVENT_W<INT_RAW_SPEC, 9> {
CH_TX_THR_EVENT_W::new(self)
}
#[doc = "Bit 10 - The interrupt raw bit for CHANNEL2. Triggered when transmitter sent more data than configured value."]
#[inline(always)]
#[must_use]
pub fn ch2_tx_thr_event(&mut self) -> CH_TX_THR_EVENT_W<INT_RAW_SPEC, 10> {
CH_TX_THR_EVENT_W::new(self)
}
#[doc = "Bit 11 - The interrupt raw bit for CHANNEL3. Triggered when transmitter sent more data than configured value."]
#[inline(always)]
#[must_use]
pub fn ch3_tx_thr_event(&mut self) -> CH_TX_THR_EVENT_W<INT_RAW_SPEC, 11> {
CH_TX_THR_EVENT_W::new(self)
}
#[doc = "The interrupt raw bit for CHANNEL[0-3]. Triggered when the loop count reaches the configured threshold value."]
#[inline(always)]
#[must_use]
pub unsafe fn ch_tx_loop<const O: u8>(&mut self) -> CH_TX_LOOP_W<INT_RAW_SPEC, O> {
CH_TX_LOOP_W::new(self)
}
#[doc = "Bit 12 - The interrupt raw bit for CHANNEL0. Triggered when the loop count reaches the configured threshold value."]
#[inline(always)]
#[must_use]
pub fn ch0_tx_loop(&mut self) -> CH_TX_LOOP_W<INT_RAW_SPEC, 12> {
CH_TX_LOOP_W::new(self)
}
#[doc = "Bit 13 - The interrupt raw bit for CHANNEL1. Triggered when the loop count reaches the configured threshold value."]
#[inline(always)]
#[must_use]
pub fn ch1_tx_loop(&mut self) -> CH_TX_LOOP_W<INT_RAW_SPEC, 13> {
CH_TX_LOOP_W::new(self)
}
#[doc = "Bit 14 - The interrupt raw bit for CHANNEL2. Triggered when the loop count reaches the configured threshold value."]
#[inline(always)]
#[must_use]
pub fn ch2_tx_loop(&mut self) -> CH_TX_LOOP_W<INT_RAW_SPEC, 14> {
CH_TX_LOOP_W::new(self)
}
#[doc = "Bit 15 - The interrupt raw bit for CHANNEL3. Triggered when the loop count reaches the configured threshold value."]
#[inline(always)]
#[must_use]
pub fn ch3_tx_loop(&mut self) -> CH_TX_LOOP_W<INT_RAW_SPEC, 15> {
CH_TX_LOOP_W::new(self)
}
#[doc = "The interrupt raw bit for CHANNEL4. Triggered when reception done."]
#[inline(always)]
#[must_use]
pub unsafe fn ch_rx_end<const O: u8>(&mut self) -> CH_RX_END_W<INT_RAW_SPEC, O> {
CH_RX_END_W::new(self)
}
#[doc = "Bit 16 - The interrupt raw bit for CHANNEL4. Triggered when reception done."]
#[inline(always)]
#[must_use]
pub fn ch4_rx_end(&mut self) -> CH_RX_END_W<INT_RAW_SPEC, 16> {
CH_RX_END_W::new(self)
}
#[doc = "Bit 17 - The interrupt raw bit for CHANNEL4. Triggered when reception done."]
#[inline(always)]
#[must_use]
pub fn ch5_rx_end(&mut self) -> CH_RX_END_W<INT_RAW_SPEC, 17> {
CH_RX_END_W::new(self)
}
#[doc = "Bit 18 - The interrupt raw bit for CHANNEL4. Triggered when reception done."]
#[inline(always)]
#[must_use]
pub fn ch6_rx_end(&mut self) -> CH_RX_END_W<INT_RAW_SPEC, 18> {
CH_RX_END_W::new(self)
}
#[doc = "Bit 19 - The interrupt raw bit for CHANNEL4. Triggered when reception done."]
#[inline(always)]
#[must_use]
pub fn ch7_rx_end(&mut self) -> CH_RX_END_W<INT_RAW_SPEC, 19> {
CH_RX_END_W::new(self)
}
#[doc = "The interrupt raw bit for CHANNEL4. Triggered when error occurs."]
#[inline(always)]
#[must_use]
pub unsafe fn ch_rx_err<const O: u8>(&mut self) -> CH_RX_ERR_W<INT_RAW_SPEC, O> {
CH_RX_ERR_W::new(self)
}
#[doc = "Bit 20 - The interrupt raw bit for CHANNEL4. Triggered when error occurs."]
#[inline(always)]
#[must_use]
pub fn ch4_rx_err(&mut self) -> CH_RX_ERR_W<INT_RAW_SPEC, 20> {
CH_RX_ERR_W::new(self)
}
#[doc = "Bit 21 - The interrupt raw bit for CHANNEL4. Triggered when error occurs."]
#[inline(always)]
#[must_use]
pub fn ch5_rx_err(&mut self) -> CH_RX_ERR_W<INT_RAW_SPEC, 21> {
CH_RX_ERR_W::new(self)
}
#[doc = "Bit 22 - The interrupt raw bit for CHANNEL4. Triggered when error occurs."]
#[inline(always)]
#[must_use]
pub fn ch6_rx_err(&mut self) -> CH_RX_ERR_W<INT_RAW_SPEC, 22> {
CH_RX_ERR_W::new(self)
}
#[doc = "Bit 23 - The interrupt raw bit for CHANNEL4. Triggered when error occurs."]
#[inline(always)]
#[must_use]
pub fn ch7_rx_err(&mut self) -> CH_RX_ERR_W<INT_RAW_SPEC, 23> {
CH_RX_ERR_W::new(self)
}
#[doc = "The interrupt raw bit for CHANNEL4. Triggered when receiver receive more data than configured value."]
#[inline(always)]
#[must_use]
pub unsafe fn ch_rx_thr_event<const O: u8>(&mut self) -> CH_RX_THR_EVENT_W<INT_RAW_SPEC, O> {
CH_RX_THR_EVENT_W::new(self)
}
#[doc = "Bit 24 - The interrupt raw bit for CHANNEL4. Triggered when receiver receive more data than configured value."]
#[inline(always)]
#[must_use]
pub fn ch4_rx_thr_event(&mut self) -> CH_RX_THR_EVENT_W<INT_RAW_SPEC, 24> {
CH_RX_THR_EVENT_W::new(self)
}
#[doc = "Bit 25 - The interrupt raw bit for CHANNEL4. Triggered when receiver receive more data than configured value."]
#[inline(always)]
#[must_use]
pub fn ch5_rx_thr_event(&mut self) -> CH_RX_THR_EVENT_W<INT_RAW_SPEC, 25> {
CH_RX_THR_EVENT_W::new(self)
}
#[doc = "Bit 26 - The interrupt raw bit for CHANNEL4. Triggered when receiver receive more data than configured value."]
#[inline(always)]
#[must_use]
pub fn ch6_rx_thr_event(&mut self) -> CH_RX_THR_EVENT_W<INT_RAW_SPEC, 26> {
CH_RX_THR_EVENT_W::new(self)
}
#[doc = "Bit 27 - The interrupt raw bit for CHANNEL4. Triggered when receiver receive more data than configured value."]
#[inline(always)]
#[must_use]
pub fn ch7_rx_thr_event(&mut self) -> CH_RX_THR_EVENT_W<INT_RAW_SPEC, 27> {
CH_RX_THR_EVENT_W::new(self)
}
#[doc = "Bit 28 - The interrupt raw bit for CHANNEL3. Triggered when dma accessing CHANNEL3 fails."]
#[inline(always)]
#[must_use]
pub fn tx_ch3_dma_access_fail(&mut self) -> TX_CH3_DMA_ACCESS_FAIL_W<INT_RAW_SPEC, 28> {
TX_CH3_DMA_ACCESS_FAIL_W::new(self)
}
#[doc = "Bit 29 - The interrupt raw bit for CHANNEL7. Triggered when dma accessing CHANNEL7 fails."]
#[inline(always)]
#[must_use]
pub fn rx_ch7_dma_access_fail(&mut self) -> RX_CH7_DMA_ACCESS_FAIL_W<INT_RAW_SPEC, 29> {
RX_CH7_DMA_ACCESS_FAIL_W::new(self)
}
#[doc = "Writes raw bits to the register."]
#[inline(always)]
pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
self.bits = bits;
self
}
}
#[doc = "Raw interrupt status\n\nYou can [`read`](crate::generic::Reg::read) this register and get [`int_raw::R`](R). You can [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero) this register using [`int_raw::W`](W). You can also [`modify`](crate::generic::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
pub struct INT_RAW_SPEC;
impl crate::RegisterSpec for INT_RAW_SPEC {
type Ux = u32;
}
#[doc = "`read()` method returns [`int_raw::R`](R) reader structure"]
impl crate::Readable for INT_RAW_SPEC {}
#[doc = "`write(|w| ..)` method takes [`int_raw::W`](W) writer structure"]
impl crate::Writable for INT_RAW_SPEC {
const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
}
#[doc = "`reset()` method sets INT_RAW to value 0"]
impl crate::Resettable for INT_RAW_SPEC {
const RESET_VALUE: Self::Ux = 0;
}