Struct esp32s3::spi2::user::W

source ·
pub struct W(_);
Expand description

Register USER writer

Implementations§

source§

impl W

source

pub fn doutdin(&mut self) -> DOUTDIN_W<'_, 0>

Bit 0 - Set the bit to enable full duplex communication. 1: enable 0: disable. Can be configured in CONF state.

source

pub fn qpi_mode(&mut self) -> QPI_MODE_W<'_, 3>

Bit 3 - Both for master mode and slave mode. 1: spi controller is in QPI mode. 0: others. Can be configured in CONF state.

source

pub fn opi_mode(&mut self) -> OPI_MODE_W<'_, 4>

Bit 4 - Just for master mode. 1: spi controller is in OPI mode (all in 8-b-m). 0: others. Can be configured in CONF state.

source

pub fn tsck_i_edge(&mut self) -> TSCK_I_EDGE_W<'_, 5>

Bit 5 - In the slave mode, this bit can be used to change the polarity of tsck. 0: tsck = spi_ck_i. 1:tsck = !spi_ck_i.

source

pub fn cs_hold(&mut self) -> CS_HOLD_W<'_, 6>

Bit 6 - spi cs keep low when spi is in done phase. 1: enable 0: disable. Can be configured in CONF state.

source

pub fn cs_setup(&mut self) -> CS_SETUP_W<'_, 7>

Bit 7 - spi cs is enable when spi is in prepare phase. 1: enable 0: disable. Can be configured in CONF state.

source

pub fn rsck_i_edge(&mut self) -> RSCK_I_EDGE_W<'_, 8>

Bit 8 - In the slave mode, this bit can be used to change the polarity of rsck. 0: rsck = !spi_ck_i. 1:rsck = spi_ck_i.

source

pub fn ck_out_edge(&mut self) -> CK_OUT_EDGE_W<'_, 9>

Bit 9 - the bit combined with spi_mosi_delay_mode bits to set mosi signal delay mode. Can be configured in CONF state.

source

pub fn fwrite_dual(&mut self) -> FWRITE_DUAL_W<'_, 12>

Bit 12 - In the write operations read-data phase apply 2 signals. Can be configured in CONF state.

source

pub fn fwrite_quad(&mut self) -> FWRITE_QUAD_W<'_, 13>

Bit 13 - In the write operations read-data phase apply 4 signals. Can be configured in CONF state.

source

pub fn fwrite_oct(&mut self) -> FWRITE_OCT_W<'_, 14>

Bit 14 - In the write operations read-data phase apply 8 signals. Can be configured in CONF state.

source

pub fn usr_conf_nxt(&mut self) -> USR_CONF_NXT_W<'_, 15>

Bit 15 - 1: Enable the DMA CONF phase of next seg-trans operation, which means seg-trans will continue. 0: The seg-trans will end after the current SPI seg-trans or this is not seg-trans mode. Can be configured in CONF state.

source

pub fn sio(&mut self) -> SIO_W<'_, 17>

Bit 17 - Set the bit to enable 3-line half duplex communication mosi and miso signals share the same pin. 1: enable 0: disable. Can be configured in CONF state.

source

pub fn usr_miso_highpart(&mut self) -> USR_MISO_HIGHPART_W<'_, 24>

Bit 24 - read-data phase only access to high-part of the buffer spi_w8~spi_w15. 1: enable 0: disable. Can be configured in CONF state.

source

pub fn usr_mosi_highpart(&mut self) -> USR_MOSI_HIGHPART_W<'_, 25>

Bit 25 - write-data phase only access to high-part of the buffer spi_w8~spi_w15. 1: enable 0: disable. Can be configured in CONF state.

source

pub fn usr_dummy_idle(&mut self) -> USR_DUMMY_IDLE_W<'_, 26>

Bit 26 - spi clock is disable in dummy phase when the bit is enable. Can be configured in CONF state.

source

pub fn usr_mosi(&mut self) -> USR_MOSI_W<'_, 27>

Bit 27 - This bit enable the write-data phase of an operation. Can be configured in CONF state.

source

pub fn usr_miso(&mut self) -> USR_MISO_W<'_, 28>

Bit 28 - This bit enable the read-data phase of an operation. Can be configured in CONF state.

source

pub fn usr_dummy(&mut self) -> USR_DUMMY_W<'_, 29>

Bit 29 - This bit enable the dummy phase of an operation. Can be configured in CONF state.

source

pub fn usr_addr(&mut self) -> USR_ADDR_W<'_, 30>

Bit 30 - This bit enable the address phase of an operation. Can be configured in CONF state.

source

pub fn usr_command(&mut self) -> USR_COMMAND_W<'_, 31>

Bit 31 - This bit enable the command phase of an operation. Can be configured in CONF state.

source

pub unsafe fn bits(&mut self, bits: u32) -> &mut Self

Writes raw bits to the register.

Methods from Deref<Target = W<USER_SPEC>>§

source

pub unsafe fn bits(&mut self, bits: REG::Ux) -> &mut Self

Writes raw bits to the register.

Safety

Read datasheet or reference manual to find what values are allowed to pass.

Trait Implementations§

source§

impl Deref for W

§

type Target = W<USER_SPEC>

The resulting type after dereferencing.
source§

fn deref(&self) -> &Self::Target

Dereferences the value.
source§

impl DerefMut for W

source§

fn deref_mut(&mut self) -> &mut Self::Target

Mutably dereferences the value.
source§

impl From<W<USER_SPEC>> for W

source§

fn from(writer: W<USER_SPEC>) -> Self

Converts to this type from the input type.

Auto Trait Implementations§

§

impl RefUnwindSafe for W

§

impl Send for W

§

impl Sync for W

§

impl Unpin for W

§

impl UnwindSafe for W

Blanket Implementations§

source§

impl<T> Any for Twhere T: 'static + ?Sized,

source§

fn type_id(&self) -> TypeId

Gets the TypeId of self. Read more
source§

impl<T> Borrow<T> for Twhere T: ?Sized,

source§

fn borrow(&self) -> &T

Immutably borrows from an owned value. Read more
source§

impl<T> BorrowMut<T> for Twhere T: ?Sized,

source§

fn borrow_mut(&mut self) -> &mut T

Mutably borrows from an owned value. Read more
source§

impl<T> From<T> for T

source§

fn from(t: T) -> T

Returns the argument unchanged.

source§

impl<T, U> Into<U> for Twhere U: From<T>,

source§

fn into(self) -> U

Calls U::from(self).

That is, this conversion is whatever the implementation of From<T> for U chooses to do.

source§

impl<T, U> TryFrom<U> for Twhere U: Into<T>,

§

type Error = Infallible

The type returned in the event of a conversion error.
source§

fn try_from(value: U) -> Result<T, <T as TryFrom<U>>::Error>

Performs the conversion.
source§

impl<T, U> TryInto<U> for Twhere U: TryFrom<T>,

§

type Error = <U as TryFrom<T>>::Error

The type returned in the event of a conversion error.
source§

fn try_into(self) -> Result<U, <U as TryFrom<T>>::Error>

Performs the conversion.