1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
#[doc = "Register `DIEPCTL5` reader"]
pub struct R(crate::R<DIEPCTL5_SPEC>);
impl core::ops::Deref for R {
    type Target = crate::R<DIEPCTL5_SPEC>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
impl From<crate::R<DIEPCTL5_SPEC>> for R {
    #[inline(always)]
    fn from(reader: crate::R<DIEPCTL5_SPEC>) -> Self {
        R(reader)
    }
}
#[doc = "Register `DIEPCTL5` writer"]
pub struct W(crate::W<DIEPCTL5_SPEC>);
impl core::ops::Deref for W {
    type Target = crate::W<DIEPCTL5_SPEC>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
impl core::ops::DerefMut for W {
    #[inline(always)]
    fn deref_mut(&mut self) -> &mut Self::Target {
        &mut self.0
    }
}
impl From<crate::W<DIEPCTL5_SPEC>> for W {
    #[inline(always)]
    fn from(writer: crate::W<DIEPCTL5_SPEC>) -> Self {
        W(writer)
    }
}
#[doc = "Field `DI_MPS5` reader - "]
pub type DI_MPS5_R = crate::FieldReader;
#[doc = "Field `DI_MPS5` writer - "]
pub type DI_MPS5_W<'a, const O: u8> = crate::FieldWriter<'a, DIEPCTL5_SPEC, 2, O>;
#[doc = "Field `DI_USBACTEP5` reader - "]
pub type DI_USBACTEP5_R = crate::BitReader;
#[doc = "Field `DI_NAKSTS5` reader - "]
pub type DI_NAKSTS5_R = crate::BitReader;
#[doc = "Field `DI_EPTYPE5` reader - "]
pub type DI_EPTYPE5_R = crate::FieldReader;
#[doc = "Field `DI_STALL5` reader - "]
pub type DI_STALL5_R = crate::BitReader;
#[doc = "Field `DI_STALL5` writer - "]
pub type DI_STALL5_W<'a, const O: u8> = crate::BitWriter<'a, DIEPCTL5_SPEC, O>;
#[doc = "Field `DI_TXFNUM5` reader - "]
pub type DI_TXFNUM5_R = crate::FieldReader;
#[doc = "Field `DI_TXFNUM5` writer - "]
pub type DI_TXFNUM5_W<'a, const O: u8> = crate::FieldWriter<'a, DIEPCTL5_SPEC, 4, O>;
#[doc = "Field `DI_CNAK5` writer - "]
pub type DI_CNAK5_W<'a, const O: u8> = crate::BitWriter<'a, DIEPCTL5_SPEC, O>;
#[doc = "Field `DI_SNAK5` writer - "]
pub type DI_SNAK5_W<'a, const O: u8> = crate::BitWriter<'a, DIEPCTL5_SPEC, O>;
#[doc = "Field `DI_SETD0PID5` writer - "]
pub type DI_SETD0PID5_W<'a, const O: u8> = crate::BitWriter<'a, DIEPCTL5_SPEC, O>;
#[doc = "Field `DI_SETD1PID5` writer - "]
pub type DI_SETD1PID5_W<'a, const O: u8> = crate::BitWriter<'a, DIEPCTL5_SPEC, O>;
#[doc = "Field `DI_EPDIS5` reader - "]
pub type DI_EPDIS5_R = crate::BitReader;
#[doc = "Field `DI_EPDIS5` writer - "]
pub type DI_EPDIS5_W<'a, const O: u8> = crate::BitWriter<'a, DIEPCTL5_SPEC, O>;
#[doc = "Field `DI_EPENA5` reader - "]
pub type DI_EPENA5_R = crate::BitReader;
#[doc = "Field `DI_EPENA5` writer - "]
pub type DI_EPENA5_W<'a, const O: u8> = crate::BitWriter<'a, DIEPCTL5_SPEC, O>;
impl R {
    #[doc = "Bits 0:1"]
    #[inline(always)]
    pub fn di_mps5(&self) -> DI_MPS5_R {
        DI_MPS5_R::new((self.bits & 3) as u8)
    }
    #[doc = "Bit 15"]
    #[inline(always)]
    pub fn di_usbactep5(&self) -> DI_USBACTEP5_R {
        DI_USBACTEP5_R::new(((self.bits >> 15) & 1) != 0)
    }
    #[doc = "Bit 17"]
    #[inline(always)]
    pub fn di_naksts5(&self) -> DI_NAKSTS5_R {
        DI_NAKSTS5_R::new(((self.bits >> 17) & 1) != 0)
    }
    #[doc = "Bits 18:19"]
    #[inline(always)]
    pub fn di_eptype5(&self) -> DI_EPTYPE5_R {
        DI_EPTYPE5_R::new(((self.bits >> 18) & 3) as u8)
    }
    #[doc = "Bit 21"]
    #[inline(always)]
    pub fn di_stall5(&self) -> DI_STALL5_R {
        DI_STALL5_R::new(((self.bits >> 21) & 1) != 0)
    }
    #[doc = "Bits 22:25"]
    #[inline(always)]
    pub fn di_txfnum5(&self) -> DI_TXFNUM5_R {
        DI_TXFNUM5_R::new(((self.bits >> 22) & 0x0f) as u8)
    }
    #[doc = "Bit 30"]
    #[inline(always)]
    pub fn di_epdis5(&self) -> DI_EPDIS5_R {
        DI_EPDIS5_R::new(((self.bits >> 30) & 1) != 0)
    }
    #[doc = "Bit 31"]
    #[inline(always)]
    pub fn di_epena5(&self) -> DI_EPENA5_R {
        DI_EPENA5_R::new(((self.bits >> 31) & 1) != 0)
    }
}
#[cfg(feature = "impl-register-debug")]
impl core::fmt::Debug for R {
    fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
        f.debug_struct("DIEPCTL5")
            .field("di_mps5", &format_args!("{}", self.di_mps5().bits()))
            .field(
                "di_usbactep5",
                &format_args!("{}", self.di_usbactep5().bit()),
            )
            .field("di_naksts5", &format_args!("{}", self.di_naksts5().bit()))
            .field("di_eptype5", &format_args!("{}", self.di_eptype5().bits()))
            .field("di_stall5", &format_args!("{}", self.di_stall5().bit()))
            .field("di_txfnum5", &format_args!("{}", self.di_txfnum5().bits()))
            .field("di_epdis5", &format_args!("{}", self.di_epdis5().bit()))
            .field("di_epena5", &format_args!("{}", self.di_epena5().bit()))
            .finish()
    }
}
#[cfg(feature = "impl-register-debug")]
impl core::fmt::Debug for crate::generic::Reg<DIEPCTL5_SPEC> {
    fn fmt(&self, f: &mut core::fmt::Formatter<'_>) -> core::fmt::Result {
        self.read().fmt(f)
    }
}
impl W {
    #[doc = "Bits 0:1"]
    #[inline(always)]
    #[must_use]
    pub fn di_mps5(&mut self) -> DI_MPS5_W<0> {
        DI_MPS5_W::new(self)
    }
    #[doc = "Bit 21"]
    #[inline(always)]
    #[must_use]
    pub fn di_stall5(&mut self) -> DI_STALL5_W<21> {
        DI_STALL5_W::new(self)
    }
    #[doc = "Bits 22:25"]
    #[inline(always)]
    #[must_use]
    pub fn di_txfnum5(&mut self) -> DI_TXFNUM5_W<22> {
        DI_TXFNUM5_W::new(self)
    }
    #[doc = "Bit 26"]
    #[inline(always)]
    #[must_use]
    pub fn di_cnak5(&mut self) -> DI_CNAK5_W<26> {
        DI_CNAK5_W::new(self)
    }
    #[doc = "Bit 27"]
    #[inline(always)]
    #[must_use]
    pub fn di_snak5(&mut self) -> DI_SNAK5_W<27> {
        DI_SNAK5_W::new(self)
    }
    #[doc = "Bit 28"]
    #[inline(always)]
    #[must_use]
    pub fn di_setd0pid5(&mut self) -> DI_SETD0PID5_W<28> {
        DI_SETD0PID5_W::new(self)
    }
    #[doc = "Bit 29"]
    #[inline(always)]
    #[must_use]
    pub fn di_setd1pid5(&mut self) -> DI_SETD1PID5_W<29> {
        DI_SETD1PID5_W::new(self)
    }
    #[doc = "Bit 30"]
    #[inline(always)]
    #[must_use]
    pub fn di_epdis5(&mut self) -> DI_EPDIS5_W<30> {
        DI_EPDIS5_W::new(self)
    }
    #[doc = "Bit 31"]
    #[inline(always)]
    #[must_use]
    pub fn di_epena5(&mut self) -> DI_EPENA5_W<31> {
        DI_EPENA5_W::new(self)
    }
    #[doc = "Writes raw bits to the register."]
    #[inline(always)]
    pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
        self.0.bits(bits);
        self
    }
}
#[doc = "\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [diepctl5](index.html) module"]
pub struct DIEPCTL5_SPEC;
impl crate::RegisterSpec for DIEPCTL5_SPEC {
    type Ux = u32;
}
#[doc = "`read()` method returns [diepctl5::R](R) reader structure"]
impl crate::Readable for DIEPCTL5_SPEC {
    type Reader = R;
}
#[doc = "`write(|w| ..)` method takes [diepctl5::W](W) writer structure"]
impl crate::Writable for DIEPCTL5_SPEC {
    type Writer = W;
    const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
    const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
}
#[doc = "`reset()` method sets DIEPCTL5 to value 0x8000"]
impl crate::Resettable for DIEPCTL5_SPEC {
    const RESET_VALUE: Self::Ux = 0x8000;
}