Expand description
SPI1 DDR control register
Structs
- SPI1 DDR control register
- RegisterDDRreader
- RegisterDDRwriter
Type Definitions
- FieldSPI_FMEM_CLK_DIFF_ENreader - Set this bit to enable the differential SPI_CLK#.
- FieldSPI_FMEM_CLK_DIFF_ENwriter - Set this bit to enable the differential SPI_CLK#.
- FieldSPI_FMEM_CLK_DIFF_INVreader - Set this bit to invert SPI_DIFF when accesses to flash. .
- FieldSPI_FMEM_CLK_DIFF_INVwriter - Set this bit to invert SPI_DIFF when accesses to flash. .
- FieldSPI_FMEM_DDR_CMD_DISreader - the bit is used to disable dual edge in command phase when DDR mode.
- FieldSPI_FMEM_DDR_CMD_DISwriter - the bit is used to disable dual edge in command phase when DDR mode.
- FieldSPI_FMEM_DDR_DQS_LOOP_MODEreader - When SPI_FMEM_DDR_DQS_LOOP and SPI_FMEM_DDR_EN are set, 1: Use internal SPI_CLK as data strobe. 0: Use internal ~SPI_CLK as data strobe. Otherwise this bit is not active.
- FieldSPI_FMEM_DDR_DQS_LOOP_MODEwriter - When SPI_FMEM_DDR_DQS_LOOP and SPI_FMEM_DDR_EN are set, 1: Use internal SPI_CLK as data strobe. 0: Use internal ~SPI_CLK as data strobe. Otherwise this bit is not active.
- FieldSPI_FMEM_DDR_DQS_LOOPreader - 1: Use internal signal as data strobe, the strobe can not be delayed by input timing module. 0: Use input SPI_DQS signal from PAD as data strobe, the strobe can be delayed by input timing module
- FieldSPI_FMEM_DDR_DQS_LOOPwriter - 1: Use internal signal as data strobe, the strobe can not be delayed by input timing module. 0: Use input SPI_DQS signal from PAD as data strobe, the strobe can be delayed by input timing module
- FieldSPI_FMEM_DDR_ENreader - 1: in DDR mode, 0: in SDR mode.
- FieldSPI_FMEM_DDR_ENwriter - 1: in DDR mode, 0: in SDR mode.
- FieldSPI_FMEM_DDR_RDAT_SWPreader - Set the bit to reorder RX data of the word in DDR mode.
- FieldSPI_FMEM_DDR_RDAT_SWPwriter - Set the bit to reorder RX data of the word in DDR mode.
- FieldSPI_FMEM_DDR_WDAT_SWPreader - Set the bit to reorder TX data of the word in DDR mode.
- FieldSPI_FMEM_DDR_WDAT_SWPwriter - Set the bit to reorder TX data of the word in DDR mode.
- FieldSPI_FMEM_DQS_CA_INreader - Set this bit to enable the input of SPI_DQS signal in SPI phases of CMD and ADDR.
- FieldSPI_FMEM_DQS_CA_INwriter - Set this bit to enable the input of SPI_DQS signal in SPI phases of CMD and ADDR.
- FieldSPI_FMEM_HYPERBUS_CAreader - Set this bit to enable HyperRAM address out when accesses to flash, which means ADDR_OUT[31:0] = {spi_usr_addr_value[19:4], 13’d0, spi_usr_addr_value[3:1]}.
- FieldSPI_FMEM_HYPERBUS_CAwriter - Set this bit to enable HyperRAM address out when accesses to flash, which means ADDR_OUT[31:0] = {spi_usr_addr_value[19:4], 13’d0, spi_usr_addr_value[3:1]}.
- FieldSPI_FMEM_HYPERBUS_DUMMY_2Xreader - Set this bit to enable the vary dummy function in SPI HyperBus mode, when SPI0 accesses flash or SPI1 accesses flash or sram.
- FieldSPI_FMEM_HYPERBUS_DUMMY_2Xwriter - Set this bit to enable the vary dummy function in SPI HyperBus mode, when SPI0 accesses flash or SPI1 accesses flash or sram.
- FieldSPI_FMEM_HYPERBUS_MODEreader - Set this bit to enable the SPI HyperBus mode.
- FieldSPI_FMEM_HYPERBUS_MODEwriter - Set this bit to enable the SPI HyperBus mode.
- FieldSPI_FMEM_OCTA_RAM_ADDRreader - Set this bit to enable octa_ram address out when accesses to flash, which means ADDR_OUT[31:0] = {spi_usr_addr_value[25:4], 6’d0, spi_usr_addr_value[3:1], 1’b0}.
- FieldSPI_FMEM_OCTA_RAM_ADDRwriter - Set this bit to enable octa_ram address out when accesses to flash, which means ADDR_OUT[31:0] = {spi_usr_addr_value[25:4], 6’d0, spi_usr_addr_value[3:1], 1’b0}.
- FieldSPI_FMEM_OUTMINBYTELENreader - It is the minimum output data length in the panda device.
- FieldSPI_FMEM_OUTMINBYTELENwriter - It is the minimum output data length in the panda device.
- FieldSPI_FMEM_USR_DDR_DQS_THDreader - The delay number of data strobe which from memory based on SPI_CLK.
- FieldSPI_FMEM_USR_DDR_DQS_THDwriter - The delay number of data strobe which from memory based on SPI_CLK.
- FieldSPI_FMEM_VAR_DUMMYreader - Set the bit to enable variable dummy cycle in DDRmode.
- FieldSPI_FMEM_VAR_DUMMYwriter - Set the bit to enable variable dummy cycle in DDRmode.