Expand description
LCD clock register
Structs
- LCD clock register
- Register
LCD_CLOCKreader - Register
LCD_CLOCKwriter
Type Definitions
- Field
CLK_ENreader - Set this bit to enable clk gate - Field
CLK_ENwriter - Set this bit to enable clk gate - Field
LCD_CK_IDLE_EDGEreader - 1: LCD_PCLK line is high when idle 0: LCD_PCLK line is low when idle. - Field
LCD_CK_IDLE_EDGEwriter - 1: LCD_PCLK line is high when idle 0: LCD_PCLK line is low when idle. - Field
LCD_CK_OUT_EDGEreader - 1: LCD_PCLK high in first half clock cycle. 0: LCD_PCLK low in first half clock cycle. - Field
LCD_CK_OUT_EDGEwriter - 1: LCD_PCLK high in first half clock cycle. 0: LCD_PCLK low in first half clock cycle. - Field
LCD_CLKCNT_Nreader - f_LCD_PCLK = f_LCD_CLK / (reg_clkcnt_N + 1) when reg_clk_equ_sysclk is 0. - Field
LCD_CLKCNT_Nwriter - f_LCD_PCLK = f_LCD_CLK / (reg_clkcnt_N + 1) when reg_clk_equ_sysclk is 0. - Field
LCD_CLKM_DIV_Areader - Fractional clock divider denominator value - Field
LCD_CLKM_DIV_Awriter - Fractional clock divider denominator value - Field
LCD_CLKM_DIV_Breader - Fractional clock divider numerator value - Field
LCD_CLKM_DIV_Bwriter - Fractional clock divider numerator value - Field
LCD_CLKM_DIV_NUMreader - Integral LCD clock divider value - Field
LCD_CLKM_DIV_NUMwriter - Integral LCD clock divider value - Field
LCD_CLK_EQU_SYSCLKreader - 1: f_LCD_PCLK = f_LCD_CLK. 0: f_LCD_PCLK = f_LCD_CLK / (reg_clkcnt_N + 1). - Field
LCD_CLK_EQU_SYSCLKwriter - 1: f_LCD_PCLK = f_LCD_CLK. 0: f_LCD_PCLK = f_LCD_CLK / (reg_clkcnt_N + 1). - Field
LCD_CLK_SELreader - Select LCD module source clock. 0: no clock. 1: APLL. 2: CLK160. 3: no clock. - Field
LCD_CLK_SELwriter - Select LCD module source clock. 0: no clock. 1: APLL. 2: CLK160. 3: no clock.