Struct esp32s3::spi0::sram_drd_cmd::SRAM_DRD_CMD_SPEC
source · pub struct SRAM_DRD_CMD_SPEC;
Expand description
SPI0 external RAM DDR read command control register
This register you can read
, write_with_zero
, reset
, write
, modify
. See API.
For information about available fields see sram_drd_cmd module
Trait Implementations§
source§impl Readable for SRAM_DRD_CMD_SPEC
impl Readable for SRAM_DRD_CMD_SPEC
read()
method returns sram_drd_cmd::R reader structure
source§impl RegisterSpec for SRAM_DRD_CMD_SPEC
impl RegisterSpec for SRAM_DRD_CMD_SPEC
source§impl Resettable for SRAM_DRD_CMD_SPEC
impl Resettable for SRAM_DRD_CMD_SPEC
reset()
method sets SRAM_DRD_CMD to value 0
source§const RESET_VALUE: Self::Ux = {transmute(0x00000000): <spi0::sram_drd_cmd::SRAM_DRD_CMD_SPEC as generic::RegisterSpec>::Ux}
const RESET_VALUE: Self::Ux = {transmute(0x00000000): <spi0::sram_drd_cmd::SRAM_DRD_CMD_SPEC as generic::RegisterSpec>::Ux}
Reset value of the register.
source§fn reset_value() -> Self::Ux
fn reset_value() -> Self::Ux
Reset value of the register.
source§impl Writable for SRAM_DRD_CMD_SPEC
impl Writable for SRAM_DRD_CMD_SPEC
write(|w| ..)
method takes sram_drd_cmd::W writer structure
source§const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = {transmute(0x00000000): <spi0::sram_drd_cmd::SRAM_DRD_CMD_SPEC as generic::RegisterSpec>::Ux}
const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = {transmute(0x00000000): <spi0::sram_drd_cmd::SRAM_DRD_CMD_SPEC as generic::RegisterSpec>::Ux}
Specifies the register bits that are not changed if you pass
1
and are changed if you pass 0
source§const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = {transmute(0x00000000): <spi0::sram_drd_cmd::SRAM_DRD_CMD_SPEC as generic::RegisterSpec>::Ux}
const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = {transmute(0x00000000): <spi0::sram_drd_cmd::SRAM_DRD_CMD_SPEC as generic::RegisterSpec>::Ux}
Specifies the register bits that are not changed if you pass
0
and are changed if you pass 1