1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
#[doc = "Register `DBUS_ACS_CNT` reader"]
pub struct R(crate::R<DBUS_ACS_CNT_SPEC>);
impl core::ops::Deref for R {
type Target = crate::R<DBUS_ACS_CNT_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl From<crate::R<DBUS_ACS_CNT_SPEC>> for R {
#[inline(always)]
fn from(reader: crate::R<DBUS_ACS_CNT_SPEC>) -> Self {
R(reader)
}
}
#[doc = "Field `DBUS_ACS_CNT` reader - The bits are used to count the number of dbus access flash/spiram through dcache."]
pub type DBUS_ACS_CNT_R = crate::FieldReader<u32, u32>;
impl R {
#[doc = "Bits 0:31 - The bits are used to count the number of dbus access flash/spiram through dcache."]
#[inline(always)]
pub fn dbus_acs_cnt(&self) -> DBUS_ACS_CNT_R {
DBUS_ACS_CNT_R::new(self.bits)
}
}
#[doc = "******* Description ***********\n\nThis register you can [`read`](crate::generic::Reg::read). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [dbus_acs_cnt](index.html) module"]
pub struct DBUS_ACS_CNT_SPEC;
impl crate::RegisterSpec for DBUS_ACS_CNT_SPEC {
type Ux = u32;
}
#[doc = "`read()` method returns [dbus_acs_cnt::R](R) reader structure"]
impl crate::Readable for DBUS_ACS_CNT_SPEC {
type Reader = R;
}
#[doc = "`reset()` method sets DBUS_ACS_CNT to value 0"]
impl crate::Resettable for DBUS_ACS_CNT_SPEC {
const RESET_VALUE: Self::Ux = 0;
}