Struct esp32s3_hal::pac::spi0::core_clk_sel::R
pub struct R(_);
Expand description
Register CORE_CLK_SEL
reader
Implementations§
§impl R
impl R
pub fn core_clk_sel(&self) -> FieldReaderRaw<u8, u8>
pub fn core_clk_sel(&self) -> FieldReaderRaw<u8, u8>
Bits 0:1 - When the digital system clock selects PLL clock and the frequency of PLL clock is 480MHz, the value of SPI_MEM_CORE_CLK_SEL: 0: SPI0/1 module clock (MSPI_CORE_CLK) is 80MHz. 1: MSPI_CORE_CLK is 120MHz. 2: MSPI_CORE_CLK is 160MHz. 3: MSPI_CORE_CLK is 240MHz. When the digital system clock selects PLL clock and the frequency of PLL clock is 320MHz, the value of SPI_MEM_CORE_CLK_SEL: 0: MSPI_CORE_CLK is 80MHz. 1: MSPI_CORE_CLK is 80MHz. 2: MSPI_CORE_CLK 160MHz. 3: Not used.
Methods from Deref<Target = R<CORE_CLK_SEL_SPEC>>§
pub fn bits(&self) -> <REG as RegisterSpec>::Ux
pub fn bits(&self) -> <REG as RegisterSpec>::Ux
Reads raw bits from register.
Trait Implementations§
§impl From<R<CORE_CLK_SEL_SPEC>> for R
impl From<R<CORE_CLK_SEL_SPEC>> for R
§fn from(reader: R<CORE_CLK_SEL_SPEC>) -> R
fn from(reader: R<CORE_CLK_SEL_SPEC>) -> R
Converts to this type from the input type.