esp32s2/extmem/
pro_icache_autoload_section1_size.rs

1#[doc = "Register `PRO_ICACHE_AUTOLOAD_SECTION1_SIZE` reader"]
2pub type R = crate::R<PRO_ICACHE_AUTOLOAD_SECTION1_SIZE_SPEC>;
3#[doc = "Register `PRO_ICACHE_AUTOLOAD_SECTION1_SIZE` writer"]
4pub type W = crate::W<PRO_ICACHE_AUTOLOAD_SECTION1_SIZE_SPEC>;
5#[doc = "Field `PRO_ICACHE_AUTOLOAD_SCT1_SIZE` reader - The bits are used to configure the length of the second section for conditional pre-load operation. It should be combined with pro_icache_autoload_sct1_ena."]
6pub type PRO_ICACHE_AUTOLOAD_SCT1_SIZE_R = crate::FieldReader<u32>;
7#[doc = "Field `PRO_ICACHE_AUTOLOAD_SCT1_SIZE` writer - The bits are used to configure the length of the second section for conditional pre-load operation. It should be combined with pro_icache_autoload_sct1_ena."]
8pub type PRO_ICACHE_AUTOLOAD_SCT1_SIZE_W<'a, REG> = crate::FieldWriter<'a, REG, 24, u32>;
9impl R {
10    #[doc = "Bits 0:23 - The bits are used to configure the length of the second section for conditional pre-load operation. It should be combined with pro_icache_autoload_sct1_ena."]
11    #[inline(always)]
12    pub fn pro_icache_autoload_sct1_size(&self) -> PRO_ICACHE_AUTOLOAD_SCT1_SIZE_R {
13        PRO_ICACHE_AUTOLOAD_SCT1_SIZE_R::new(self.bits & 0x00ff_ffff)
14    }
15}
16#[cfg(feature = "impl-register-debug")]
17impl core::fmt::Debug for R {
18    fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
19        f.debug_struct("PRO_ICACHE_AUTOLOAD_SECTION1_SIZE")
20            .field(
21                "pro_icache_autoload_sct1_size",
22                &self.pro_icache_autoload_sct1_size(),
23            )
24            .finish()
25    }
26}
27impl W {
28    #[doc = "Bits 0:23 - The bits are used to configure the length of the second section for conditional pre-load operation. It should be combined with pro_icache_autoload_sct1_ena."]
29    #[inline(always)]
30    pub fn pro_icache_autoload_sct1_size(
31        &mut self,
32    ) -> PRO_ICACHE_AUTOLOAD_SCT1_SIZE_W<PRO_ICACHE_AUTOLOAD_SECTION1_SIZE_SPEC> {
33        PRO_ICACHE_AUTOLOAD_SCT1_SIZE_W::new(self, 0)
34    }
35}
36#[doc = "register description\n\nYou can [`read`](crate::Reg::read) this register and get [`pro_icache_autoload_section1_size::R`](R). You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`pro_icache_autoload_section1_size::W`](W). You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
37pub struct PRO_ICACHE_AUTOLOAD_SECTION1_SIZE_SPEC;
38impl crate::RegisterSpec for PRO_ICACHE_AUTOLOAD_SECTION1_SIZE_SPEC {
39    type Ux = u32;
40}
41#[doc = "`read()` method returns [`pro_icache_autoload_section1_size::R`](R) reader structure"]
42impl crate::Readable for PRO_ICACHE_AUTOLOAD_SECTION1_SIZE_SPEC {}
43#[doc = "`write(|w| ..)` method takes [`pro_icache_autoload_section1_size::W`](W) writer structure"]
44impl crate::Writable for PRO_ICACHE_AUTOLOAD_SECTION1_SIZE_SPEC {
45    type Safety = crate::Unsafe;
46}
47#[doc = "`reset()` method sets PRO_ICACHE_AUTOLOAD_SECTION1_SIZE to value 0x8000"]
48impl crate::Resettable for PRO_ICACHE_AUTOLOAD_SECTION1_SIZE_SPEC {
49    const RESET_VALUE: u32 = 0x8000;
50}