1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
#[doc = "Register `CACHE_DBG_STATUS0` reader"]
pub struct R(crate::R<CACHE_DBG_STATUS0_SPEC>);
impl core::ops::Deref for R {
type Target = crate::R<CACHE_DBG_STATUS0_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl From<crate::R<CACHE_DBG_STATUS0_SPEC>> for R {
#[inline(always)]
fn from(reader: crate::R<CACHE_DBG_STATUS0_SPEC>) -> Self {
R(reader)
}
}
#[doc = "Field `IBUS0_ACS_MSK_ICACHE_ST` reader - The bit is used to indicate interrupt by cpu access icache while the ibus0 is disabled or icache is disabled which include speculative access."]
pub struct IBUS0_ACS_MSK_ICACHE_ST_R(crate::FieldReader<bool, bool>);
impl IBUS0_ACS_MSK_ICACHE_ST_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
IBUS0_ACS_MSK_ICACHE_ST_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for IBUS0_ACS_MSK_ICACHE_ST_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `IBUS1_ACS_MSK_ICACHE_ST` reader - The bit is used to indicate interrupt by cpu access icache while the ibus1 is disabled or icache is disabled which include speculative access."]
pub struct IBUS1_ACS_MSK_ICACHE_ST_R(crate::FieldReader<bool, bool>);
impl IBUS1_ACS_MSK_ICACHE_ST_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
IBUS1_ACS_MSK_ICACHE_ST_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for IBUS1_ACS_MSK_ICACHE_ST_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `IBUS2_ACS_MSK_ICACHE_ST` reader - The bit is used to indicate interrupt by cpu access icache while the ibus2 is disabled or icache is disabled which include speculative access."]
pub struct IBUS2_ACS_MSK_ICACHE_ST_R(crate::FieldReader<bool, bool>);
impl IBUS2_ACS_MSK_ICACHE_ST_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
IBUS2_ACS_MSK_ICACHE_ST_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for IBUS2_ACS_MSK_ICACHE_ST_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `IBUS0_ACS_CNT_OVF_ST` reader - The bit is used to indicate interrupt by ibus0 counter overflow."]
pub struct IBUS0_ACS_CNT_OVF_ST_R(crate::FieldReader<bool, bool>);
impl IBUS0_ACS_CNT_OVF_ST_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
IBUS0_ACS_CNT_OVF_ST_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for IBUS0_ACS_CNT_OVF_ST_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `IBUS1_ACS_CNT_OVF_ST` reader - The bit is used to indicate interrupt by ibus1 counter overflow."]
pub struct IBUS1_ACS_CNT_OVF_ST_R(crate::FieldReader<bool, bool>);
impl IBUS1_ACS_CNT_OVF_ST_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
IBUS1_ACS_CNT_OVF_ST_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for IBUS1_ACS_CNT_OVF_ST_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `IBUS2_ACS_CNT_OVF_ST` reader - The bit is used to indicate interrupt by ibus2 counter overflow."]
pub struct IBUS2_ACS_CNT_OVF_ST_R(crate::FieldReader<bool, bool>);
impl IBUS2_ACS_CNT_OVF_ST_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
IBUS2_ACS_CNT_OVF_ST_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for IBUS2_ACS_CNT_OVF_ST_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `IBUS0_ACS_MISS_CNT_OVF_ST` reader - The bit is used to indicate interrupt by ibus0 miss counter overflow."]
pub struct IBUS0_ACS_MISS_CNT_OVF_ST_R(crate::FieldReader<bool, bool>);
impl IBUS0_ACS_MISS_CNT_OVF_ST_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
IBUS0_ACS_MISS_CNT_OVF_ST_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for IBUS0_ACS_MISS_CNT_OVF_ST_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `IBUS1_ACS_MISS_CNT_OVF_ST` reader - The bit is used to indicate interrupt by ibus1 miss counter overflow."]
pub struct IBUS1_ACS_MISS_CNT_OVF_ST_R(crate::FieldReader<bool, bool>);
impl IBUS1_ACS_MISS_CNT_OVF_ST_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
IBUS1_ACS_MISS_CNT_OVF_ST_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for IBUS1_ACS_MISS_CNT_OVF_ST_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `IBUS2_ACS_MISS_CNT_OVF_ST` reader - The bit is used to indicate interrupt by ibus2 miss counter overflow."]
pub struct IBUS2_ACS_MISS_CNT_OVF_ST_R(crate::FieldReader<bool, bool>);
impl IBUS2_ACS_MISS_CNT_OVF_ST_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
IBUS2_ACS_MISS_CNT_OVF_ST_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for IBUS2_ACS_MISS_CNT_OVF_ST_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `IBUS0_ABANDON_CNT_OVF_ST` reader - The bit is used to indicate interrupt by ibus0 abandon counter overflow."]
pub struct IBUS0_ABANDON_CNT_OVF_ST_R(crate::FieldReader<bool, bool>);
impl IBUS0_ABANDON_CNT_OVF_ST_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
IBUS0_ABANDON_CNT_OVF_ST_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for IBUS0_ABANDON_CNT_OVF_ST_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `IBUS1_ABANDON_CNT_OVF_ST` reader - The bit is used to indicate interrupt by ibus1 abandon counter overflow."]
pub struct IBUS1_ABANDON_CNT_OVF_ST_R(crate::FieldReader<bool, bool>);
impl IBUS1_ABANDON_CNT_OVF_ST_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
IBUS1_ABANDON_CNT_OVF_ST_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for IBUS1_ABANDON_CNT_OVF_ST_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `IBUS2_ABANDON_CNT_OVF_ST` reader - The bit is used to indicate interrupt by ibus2 abandon counter overflow."]
pub struct IBUS2_ABANDON_CNT_OVF_ST_R(crate::FieldReader<bool, bool>);
impl IBUS2_ABANDON_CNT_OVF_ST_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
IBUS2_ABANDON_CNT_OVF_ST_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for IBUS2_ABANDON_CNT_OVF_ST_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `IC_PRELOAD_MISS_CNT_OVF_ST` reader - The bit is used to indicate interrupt by pre-load miss counter overflow."]
pub struct IC_PRELOAD_MISS_CNT_OVF_ST_R(crate::FieldReader<bool, bool>);
impl IC_PRELOAD_MISS_CNT_OVF_ST_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
IC_PRELOAD_MISS_CNT_OVF_ST_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for IC_PRELOAD_MISS_CNT_OVF_ST_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `IC_PRELOAD_CNT_OVF_ST` reader - The bit is used to indicate interrupt by pre-load counter overflow."]
pub struct IC_PRELOAD_CNT_OVF_ST_R(crate::FieldReader<bool, bool>);
impl IC_PRELOAD_CNT_OVF_ST_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
IC_PRELOAD_CNT_OVF_ST_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for IC_PRELOAD_CNT_OVF_ST_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `IC_SYNC_SIZE_FAULT_ST` reader - The bit is used to indicate interrupt by manual sync configurations fault."]
pub struct IC_SYNC_SIZE_FAULT_ST_R(crate::FieldReader<bool, bool>);
impl IC_SYNC_SIZE_FAULT_ST_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
IC_SYNC_SIZE_FAULT_ST_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for IC_SYNC_SIZE_FAULT_ST_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `IC_PRELOAD_SIZE_FAULT_ST` reader - The bit is used to indicate interrupt by manual pre-load configurations fault."]
pub struct IC_PRELOAD_SIZE_FAULT_ST_R(crate::FieldReader<bool, bool>);
impl IC_PRELOAD_SIZE_FAULT_ST_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
IC_PRELOAD_SIZE_FAULT_ST_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for IC_PRELOAD_SIZE_FAULT_ST_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `ICACHE_REJECT_ST` reader - The bit is used to indicate interrupt by authentication fail."]
pub struct ICACHE_REJECT_ST_R(crate::FieldReader<bool, bool>);
impl ICACHE_REJECT_ST_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
ICACHE_REJECT_ST_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for ICACHE_REJECT_ST_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `ICACHE_SET_PRELOAD_ILG_ST` reader - The bit is used to indicate interrupt by illegal writing preload registers of icache while icache is busy to issue lock,sync and pre-load operations."]
pub struct ICACHE_SET_PRELOAD_ILG_ST_R(crate::FieldReader<bool, bool>);
impl ICACHE_SET_PRELOAD_ILG_ST_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
ICACHE_SET_PRELOAD_ILG_ST_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for ICACHE_SET_PRELOAD_ILG_ST_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `ICACHE_SET_SYNC_ILG_ST` reader - The bit is used to indicate interrupt by illegal writing sync registers of icache while icache is busy to issue lock,sync and pre-load operations."]
pub struct ICACHE_SET_SYNC_ILG_ST_R(crate::FieldReader<bool, bool>);
impl ICACHE_SET_SYNC_ILG_ST_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
ICACHE_SET_SYNC_ILG_ST_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for ICACHE_SET_SYNC_ILG_ST_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `ICACHE_SET_LOCK_ILG_ST` reader - The bit is used to indicate interrupt by illegal writing lock registers of icache while icache is busy to issue lock,sync or pre-load operations."]
pub struct ICACHE_SET_LOCK_ILG_ST_R(crate::FieldReader<bool, bool>);
impl ICACHE_SET_LOCK_ILG_ST_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
ICACHE_SET_LOCK_ILG_ST_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for ICACHE_SET_LOCK_ILG_ST_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl R {
#[doc = "Bit 0 - The bit is used to indicate interrupt by cpu access icache while the ibus0 is disabled or icache is disabled which include speculative access."]
#[inline(always)]
pub fn ibus0_acs_msk_icache_st(&self) -> IBUS0_ACS_MSK_ICACHE_ST_R {
IBUS0_ACS_MSK_ICACHE_ST_R::new((self.bits & 1) != 0)
}
#[doc = "Bit 1 - The bit is used to indicate interrupt by cpu access icache while the ibus1 is disabled or icache is disabled which include speculative access."]
#[inline(always)]
pub fn ibus1_acs_msk_icache_st(&self) -> IBUS1_ACS_MSK_ICACHE_ST_R {
IBUS1_ACS_MSK_ICACHE_ST_R::new(((self.bits >> 1) & 1) != 0)
}
#[doc = "Bit 2 - The bit is used to indicate interrupt by cpu access icache while the ibus2 is disabled or icache is disabled which include speculative access."]
#[inline(always)]
pub fn ibus2_acs_msk_icache_st(&self) -> IBUS2_ACS_MSK_ICACHE_ST_R {
IBUS2_ACS_MSK_ICACHE_ST_R::new(((self.bits >> 2) & 1) != 0)
}
#[doc = "Bit 4 - The bit is used to indicate interrupt by ibus0 counter overflow."]
#[inline(always)]
pub fn ibus0_acs_cnt_ovf_st(&self) -> IBUS0_ACS_CNT_OVF_ST_R {
IBUS0_ACS_CNT_OVF_ST_R::new(((self.bits >> 4) & 1) != 0)
}
#[doc = "Bit 5 - The bit is used to indicate interrupt by ibus1 counter overflow."]
#[inline(always)]
pub fn ibus1_acs_cnt_ovf_st(&self) -> IBUS1_ACS_CNT_OVF_ST_R {
IBUS1_ACS_CNT_OVF_ST_R::new(((self.bits >> 5) & 1) != 0)
}
#[doc = "Bit 6 - The bit is used to indicate interrupt by ibus2 counter overflow."]
#[inline(always)]
pub fn ibus2_acs_cnt_ovf_st(&self) -> IBUS2_ACS_CNT_OVF_ST_R {
IBUS2_ACS_CNT_OVF_ST_R::new(((self.bits >> 6) & 1) != 0)
}
#[doc = "Bit 8 - The bit is used to indicate interrupt by ibus0 miss counter overflow."]
#[inline(always)]
pub fn ibus0_acs_miss_cnt_ovf_st(&self) -> IBUS0_ACS_MISS_CNT_OVF_ST_R {
IBUS0_ACS_MISS_CNT_OVF_ST_R::new(((self.bits >> 8) & 1) != 0)
}
#[doc = "Bit 9 - The bit is used to indicate interrupt by ibus1 miss counter overflow."]
#[inline(always)]
pub fn ibus1_acs_miss_cnt_ovf_st(&self) -> IBUS1_ACS_MISS_CNT_OVF_ST_R {
IBUS1_ACS_MISS_CNT_OVF_ST_R::new(((self.bits >> 9) & 1) != 0)
}
#[doc = "Bit 10 - The bit is used to indicate interrupt by ibus2 miss counter overflow."]
#[inline(always)]
pub fn ibus2_acs_miss_cnt_ovf_st(&self) -> IBUS2_ACS_MISS_CNT_OVF_ST_R {
IBUS2_ACS_MISS_CNT_OVF_ST_R::new(((self.bits >> 10) & 1) != 0)
}
#[doc = "Bit 12 - The bit is used to indicate interrupt by ibus0 abandon counter overflow."]
#[inline(always)]
pub fn ibus0_abandon_cnt_ovf_st(&self) -> IBUS0_ABANDON_CNT_OVF_ST_R {
IBUS0_ABANDON_CNT_OVF_ST_R::new(((self.bits >> 12) & 1) != 0)
}
#[doc = "Bit 13 - The bit is used to indicate interrupt by ibus1 abandon counter overflow."]
#[inline(always)]
pub fn ibus1_abandon_cnt_ovf_st(&self) -> IBUS1_ABANDON_CNT_OVF_ST_R {
IBUS1_ABANDON_CNT_OVF_ST_R::new(((self.bits >> 13) & 1) != 0)
}
#[doc = "Bit 14 - The bit is used to indicate interrupt by ibus2 abandon counter overflow."]
#[inline(always)]
pub fn ibus2_abandon_cnt_ovf_st(&self) -> IBUS2_ABANDON_CNT_OVF_ST_R {
IBUS2_ABANDON_CNT_OVF_ST_R::new(((self.bits >> 14) & 1) != 0)
}
#[doc = "Bit 16 - The bit is used to indicate interrupt by pre-load miss counter overflow."]
#[inline(always)]
pub fn ic_preload_miss_cnt_ovf_st(&self) -> IC_PRELOAD_MISS_CNT_OVF_ST_R {
IC_PRELOAD_MISS_CNT_OVF_ST_R::new(((self.bits >> 16) & 1) != 0)
}
#[doc = "Bit 18 - The bit is used to indicate interrupt by pre-load counter overflow."]
#[inline(always)]
pub fn ic_preload_cnt_ovf_st(&self) -> IC_PRELOAD_CNT_OVF_ST_R {
IC_PRELOAD_CNT_OVF_ST_R::new(((self.bits >> 18) & 1) != 0)
}
#[doc = "Bit 19 - The bit is used to indicate interrupt by manual sync configurations fault."]
#[inline(always)]
pub fn ic_sync_size_fault_st(&self) -> IC_SYNC_SIZE_FAULT_ST_R {
IC_SYNC_SIZE_FAULT_ST_R::new(((self.bits >> 19) & 1) != 0)
}
#[doc = "Bit 20 - The bit is used to indicate interrupt by manual pre-load configurations fault."]
#[inline(always)]
pub fn ic_preload_size_fault_st(&self) -> IC_PRELOAD_SIZE_FAULT_ST_R {
IC_PRELOAD_SIZE_FAULT_ST_R::new(((self.bits >> 20) & 1) != 0)
}
#[doc = "Bit 21 - The bit is used to indicate interrupt by authentication fail."]
#[inline(always)]
pub fn icache_reject_st(&self) -> ICACHE_REJECT_ST_R {
ICACHE_REJECT_ST_R::new(((self.bits >> 21) & 1) != 0)
}
#[doc = "Bit 22 - The bit is used to indicate interrupt by illegal writing preload registers of icache while icache is busy to issue lock,sync and pre-load operations."]
#[inline(always)]
pub fn icache_set_preload_ilg_st(&self) -> ICACHE_SET_PRELOAD_ILG_ST_R {
ICACHE_SET_PRELOAD_ILG_ST_R::new(((self.bits >> 22) & 1) != 0)
}
#[doc = "Bit 23 - The bit is used to indicate interrupt by illegal writing sync registers of icache while icache is busy to issue lock,sync and pre-load operations."]
#[inline(always)]
pub fn icache_set_sync_ilg_st(&self) -> ICACHE_SET_SYNC_ILG_ST_R {
ICACHE_SET_SYNC_ILG_ST_R::new(((self.bits >> 23) & 1) != 0)
}
#[doc = "Bit 24 - The bit is used to indicate interrupt by illegal writing lock registers of icache while icache is busy to issue lock,sync or pre-load operations."]
#[inline(always)]
pub fn icache_set_lock_ilg_st(&self) -> ICACHE_SET_LOCK_ILG_ST_R {
ICACHE_SET_LOCK_ILG_ST_R::new(((self.bits >> 24) & 1) != 0)
}
}
#[doc = "register description\n\nThis register you can [`read`]
(crate::generic::Reg::read). See [API]
(https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [cache_dbg_status0]
(index.html) module"]
pub struct CACHE_DBG_STATUS0_SPEC;
impl crate::RegisterSpec for CACHE_DBG_STATUS0_SPEC {
type Ux = u32;
}
#[doc = "`read()` method returns [cache_dbg_status0::R]
(R) reader structure"]
impl crate::Readable for CACHE_DBG_STATUS0_SPEC {
type Reader = R;
}
#[doc = "`reset()` method sets CACHE_DBG_STATUS0 to value 0"]
impl crate::Resettable for CACHE_DBG_STATUS0_SPEC {
#[inline(always)]
fn reset_value() -> Self::Ux {
0
}
}