#[doc = "Register `ETM_TASK_P5_CFG` reader"]
pub type R = crate::R<ETM_TASK_P5_CFG_SPEC>;
#[doc = "Register `ETM_TASK_P5_CFG` writer"]
pub type W = crate::W<ETM_TASK_P5_CFG_SPEC>;
#[doc = "Field `ETM_TASK_GPIO20_EN` reader - Enable bit of GPIO response etm task."]
pub type ETM_TASK_GPIO20_EN_R = crate::BitReader;
#[doc = "Field `ETM_TASK_GPIO20_EN` writer - Enable bit of GPIO response etm task."]
pub type ETM_TASK_GPIO20_EN_W<'a, REG, const O: u8> = crate::BitWriter<'a, REG, O>;
#[doc = "Field `ETM_TASK_GPIO20_SEL` reader - GPIO choose a etm task channel."]
pub type ETM_TASK_GPIO20_SEL_R = crate::FieldReader;
#[doc = "Field `ETM_TASK_GPIO20_SEL` writer - GPIO choose a etm task channel."]
pub type ETM_TASK_GPIO20_SEL_W<'a, REG, const O: u8> = crate::FieldWriter<'a, REG, 3, O>;
#[doc = "Field `ETM_TASK_GPIO21_EN` reader - Enable bit of GPIO response etm task."]
pub type ETM_TASK_GPIO21_EN_R = crate::BitReader;
#[doc = "Field `ETM_TASK_GPIO21_EN` writer - Enable bit of GPIO response etm task."]
pub type ETM_TASK_GPIO21_EN_W<'a, REG, const O: u8> = crate::BitWriter<'a, REG, O>;
#[doc = "Field `ETM_TASK_GPIO21_SEL` reader - GPIO choose a etm task channel."]
pub type ETM_TASK_GPIO21_SEL_R = crate::FieldReader;
#[doc = "Field `ETM_TASK_GPIO21_SEL` writer - GPIO choose a etm task channel."]
pub type ETM_TASK_GPIO21_SEL_W<'a, REG, const O: u8> = crate::FieldWriter<'a, REG, 3, O>;
#[doc = "Field `ETM_TASK_GPIO22_EN` reader - Enable bit of GPIO response etm task."]
pub type ETM_TASK_GPIO22_EN_R = crate::BitReader;
#[doc = "Field `ETM_TASK_GPIO22_EN` writer - Enable bit of GPIO response etm task."]
pub type ETM_TASK_GPIO22_EN_W<'a, REG, const O: u8> = crate::BitWriter<'a, REG, O>;
#[doc = "Field `ETM_TASK_GPIO22_SEL` reader - GPIO choose a etm task channel."]
pub type ETM_TASK_GPIO22_SEL_R = crate::FieldReader;
#[doc = "Field `ETM_TASK_GPIO22_SEL` writer - GPIO choose a etm task channel."]
pub type ETM_TASK_GPIO22_SEL_W<'a, REG, const O: u8> = crate::FieldWriter<'a, REG, 3, O>;
#[doc = "Field `ETM_TASK_GPIO23_EN` reader - Enable bit of GPIO response etm task."]
pub type ETM_TASK_GPIO23_EN_R = crate::BitReader;
#[doc = "Field `ETM_TASK_GPIO23_EN` writer - Enable bit of GPIO response etm task."]
pub type ETM_TASK_GPIO23_EN_W<'a, REG, const O: u8> = crate::BitWriter<'a, REG, O>;
#[doc = "Field `ETM_TASK_GPIO23_SEL` reader - GPIO choose a etm task channel."]
pub type ETM_TASK_GPIO23_SEL_R = crate::FieldReader;
#[doc = "Field `ETM_TASK_GPIO23_SEL` writer - GPIO choose a etm task channel."]
pub type ETM_TASK_GPIO23_SEL_W<'a, REG, const O: u8> = crate::FieldWriter<'a, REG, 3, O>;
impl R {
#[doc = "Bit 0 - Enable bit of GPIO response etm task."]
#[inline(always)]
pub fn etm_task_gpio20_en(&self) -> ETM_TASK_GPIO20_EN_R {
ETM_TASK_GPIO20_EN_R::new((self.bits & 1) != 0)
}
#[doc = "Bits 1:3 - GPIO choose a etm task channel."]
#[inline(always)]
pub fn etm_task_gpio20_sel(&self) -> ETM_TASK_GPIO20_SEL_R {
ETM_TASK_GPIO20_SEL_R::new(((self.bits >> 1) & 7) as u8)
}
#[doc = "Bit 8 - Enable bit of GPIO response etm task."]
#[inline(always)]
pub fn etm_task_gpio21_en(&self) -> ETM_TASK_GPIO21_EN_R {
ETM_TASK_GPIO21_EN_R::new(((self.bits >> 8) & 1) != 0)
}
#[doc = "Bits 9:11 - GPIO choose a etm task channel."]
#[inline(always)]
pub fn etm_task_gpio21_sel(&self) -> ETM_TASK_GPIO21_SEL_R {
ETM_TASK_GPIO21_SEL_R::new(((self.bits >> 9) & 7) as u8)
}
#[doc = "Bit 16 - Enable bit of GPIO response etm task."]
#[inline(always)]
pub fn etm_task_gpio22_en(&self) -> ETM_TASK_GPIO22_EN_R {
ETM_TASK_GPIO22_EN_R::new(((self.bits >> 16) & 1) != 0)
}
#[doc = "Bits 17:19 - GPIO choose a etm task channel."]
#[inline(always)]
pub fn etm_task_gpio22_sel(&self) -> ETM_TASK_GPIO22_SEL_R {
ETM_TASK_GPIO22_SEL_R::new(((self.bits >> 17) & 7) as u8)
}
#[doc = "Bit 24 - Enable bit of GPIO response etm task."]
#[inline(always)]
pub fn etm_task_gpio23_en(&self) -> ETM_TASK_GPIO23_EN_R {
ETM_TASK_GPIO23_EN_R::new(((self.bits >> 24) & 1) != 0)
}
#[doc = "Bits 25:27 - GPIO choose a etm task channel."]
#[inline(always)]
pub fn etm_task_gpio23_sel(&self) -> ETM_TASK_GPIO23_SEL_R {
ETM_TASK_GPIO23_SEL_R::new(((self.bits >> 25) & 7) as u8)
}
}
#[cfg(feature = "impl-register-debug")]
impl core::fmt::Debug for R {
fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
f.debug_struct("ETM_TASK_P5_CFG")
.field(
"etm_task_gpio20_en",
&format_args!("{}", self.etm_task_gpio20_en().bit()),
)
.field(
"etm_task_gpio20_sel",
&format_args!("{}", self.etm_task_gpio20_sel().bits()),
)
.field(
"etm_task_gpio21_en",
&format_args!("{}", self.etm_task_gpio21_en().bit()),
)
.field(
"etm_task_gpio21_sel",
&format_args!("{}", self.etm_task_gpio21_sel().bits()),
)
.field(
"etm_task_gpio22_en",
&format_args!("{}", self.etm_task_gpio22_en().bit()),
)
.field(
"etm_task_gpio22_sel",
&format_args!("{}", self.etm_task_gpio22_sel().bits()),
)
.field(
"etm_task_gpio23_en",
&format_args!("{}", self.etm_task_gpio23_en().bit()),
)
.field(
"etm_task_gpio23_sel",
&format_args!("{}", self.etm_task_gpio23_sel().bits()),
)
.finish()
}
}
#[cfg(feature = "impl-register-debug")]
impl core::fmt::Debug for crate::generic::Reg<ETM_TASK_P5_CFG_SPEC> {
fn fmt(&self, f: &mut core::fmt::Formatter<'_>) -> core::fmt::Result {
self.read().fmt(f)
}
}
impl W {
#[doc = "Bit 0 - Enable bit of GPIO response etm task."]
#[inline(always)]
#[must_use]
pub fn etm_task_gpio20_en(&mut self) -> ETM_TASK_GPIO20_EN_W<ETM_TASK_P5_CFG_SPEC, 0> {
ETM_TASK_GPIO20_EN_W::new(self)
}
#[doc = "Bits 1:3 - GPIO choose a etm task channel."]
#[inline(always)]
#[must_use]
pub fn etm_task_gpio20_sel(&mut self) -> ETM_TASK_GPIO20_SEL_W<ETM_TASK_P5_CFG_SPEC, 1> {
ETM_TASK_GPIO20_SEL_W::new(self)
}
#[doc = "Bit 8 - Enable bit of GPIO response etm task."]
#[inline(always)]
#[must_use]
pub fn etm_task_gpio21_en(&mut self) -> ETM_TASK_GPIO21_EN_W<ETM_TASK_P5_CFG_SPEC, 8> {
ETM_TASK_GPIO21_EN_W::new(self)
}
#[doc = "Bits 9:11 - GPIO choose a etm task channel."]
#[inline(always)]
#[must_use]
pub fn etm_task_gpio21_sel(&mut self) -> ETM_TASK_GPIO21_SEL_W<ETM_TASK_P5_CFG_SPEC, 9> {
ETM_TASK_GPIO21_SEL_W::new(self)
}
#[doc = "Bit 16 - Enable bit of GPIO response etm task."]
#[inline(always)]
#[must_use]
pub fn etm_task_gpio22_en(&mut self) -> ETM_TASK_GPIO22_EN_W<ETM_TASK_P5_CFG_SPEC, 16> {
ETM_TASK_GPIO22_EN_W::new(self)
}
#[doc = "Bits 17:19 - GPIO choose a etm task channel."]
#[inline(always)]
#[must_use]
pub fn etm_task_gpio22_sel(&mut self) -> ETM_TASK_GPIO22_SEL_W<ETM_TASK_P5_CFG_SPEC, 17> {
ETM_TASK_GPIO22_SEL_W::new(self)
}
#[doc = "Bit 24 - Enable bit of GPIO response etm task."]
#[inline(always)]
#[must_use]
pub fn etm_task_gpio23_en(&mut self) -> ETM_TASK_GPIO23_EN_W<ETM_TASK_P5_CFG_SPEC, 24> {
ETM_TASK_GPIO23_EN_W::new(self)
}
#[doc = "Bits 25:27 - GPIO choose a etm task channel."]
#[inline(always)]
#[must_use]
pub fn etm_task_gpio23_sel(&mut self) -> ETM_TASK_GPIO23_SEL_W<ETM_TASK_P5_CFG_SPEC, 25> {
ETM_TASK_GPIO23_SEL_W::new(self)
}
#[doc = r" Writes raw bits to the register."]
#[doc = r""]
#[doc = r" # Safety"]
#[doc = r""]
#[doc = r" Passing incorrect value can cause undefined behaviour. See reference manual"]
#[inline(always)]
pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
self.bits = bits;
self
}
}
#[doc = "Etm Configure Register to decide which GPIO been chosen\n\nYou can [`read`](crate::generic::Reg::read) this register and get [`etm_task_p5_cfg::R`](R). You can [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero) this register using [`etm_task_p5_cfg::W`](W). You can also [`modify`](crate::generic::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
pub struct ETM_TASK_P5_CFG_SPEC;
impl crate::RegisterSpec for ETM_TASK_P5_CFG_SPEC {
type Ux = u32;
}
#[doc = "`read()` method returns [`etm_task_p5_cfg::R`](R) reader structure"]
impl crate::Readable for ETM_TASK_P5_CFG_SPEC {}
#[doc = "`write(|w| ..)` method takes [`etm_task_p5_cfg::W`](W) writer structure"]
impl crate::Writable for ETM_TASK_P5_CFG_SPEC {
const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
}
#[doc = "`reset()` method sets ETM_TASK_P5_CFG to value 0"]
impl crate::Resettable for ETM_TASK_P5_CFG_SPEC {
const RESET_VALUE: Self::Ux = 0;
}