Expand description
UART (Universal Asynchronous Receiver-Transmitter) Controller 0
Modules§
- UART AFIFO Status
 - AT escape sequence detection configuration
 - Timeout configuration
 - Post-sequence timing configuration
 - Pre-sequence timing configuration
 - UART core clock configuration
 - Clock divider configuration
 - a
 - Configuration register 1
 - UART Version register
 - FIFO data register
 - UART transmit and receive status.
 - Autobaud minimum high pulse duration register
 - Hardware flow-control configuration
 - UART ID register
 - Frame-end idle configuration
 - Interrupt clear bits
 - Interrupt enable bits
 - Raw interrupt status
 - Masked interrupt status
 - Autobaud minimum low pulse duration register
 - UART memory power configuration
 - Rx-SRAM write and read offset address.
 - Tx-SRAM write and read offset address.
 - Autobaud low pulse register
 - Autobaud high pulse register
 - UART Registers Configuration Update register
 - RS485 mode configuration
 - Rx Filter configuration
 - Autobaud edge change count register
 - UART sleep configure register 0
 - UART sleep configure register 1
 - UART sleep configure register 2
 - UART status register
 - Software flow-control character configuration
 - Software flow-control character configuration
 - UART threshold and allocation configuration
 - Tx Break character configuration
 
Structs§
- Register block
 
Type Aliases§
- AFIFO_STATUS (r) register accessor: UART AFIFO Status
 - AT_CMD_CHAR (rw) register accessor: AT escape sequence detection configuration
 - AT_CMD_GAPTOUT (rw) register accessor: Timeout configuration
 - AT_CMD_POSTCNT (rw) register accessor: Post-sequence timing configuration
 - AT_CMD_PRECNT (rw) register accessor: Pre-sequence timing configuration
 - CLKDIV (rw) register accessor: Clock divider configuration
 - CLK_CONF (rw) register accessor: UART core clock configuration
 - CONF0 (rw) register accessor: a
 - CONF1 (rw) register accessor: Configuration register 1
 - DATE (rw) register accessor: UART Version register
 - FIFO (rw) register accessor: FIFO data register
 - FSM_STATUS (r) register accessor: UART transmit and receive status.
 - HIGHPULSE (r) register accessor: Autobaud minimum high pulse duration register
 - HWFC_CONF (rw) register accessor: Hardware flow-control configuration
 - ID (rw) register accessor: UART ID register
 - IDLE_CONF (rw) register accessor: Frame-end idle configuration
 - INT_CLR (w) register accessor: Interrupt clear bits
 - INT_ENA (rw) register accessor: Interrupt enable bits
 - INT_RAW (rw) register accessor: Raw interrupt status
 - INT_ST (r) register accessor: Masked interrupt status
 - LOWPULSE (r) register accessor: Autobaud minimum low pulse duration register
 - MEM_CONF (rw) register accessor: UART memory power configuration
 - MEM_RX_STATUS (r) register accessor: Rx-SRAM write and read offset address.
 - MEM_TX_STATUS (r) register accessor: Tx-SRAM write and read offset address.
 - NEGPULSE (r) register accessor: Autobaud low pulse register
 - POSPULSE (r) register accessor: Autobaud high pulse register
 - REG_UPDATE (rw) register accessor: UART Registers Configuration Update register
 - RS485_CONF (rw) register accessor: RS485 mode configuration
 - RXD_CNT (r) register accessor: Autobaud edge change count register
 - RX_FILT (rw) register accessor: Rx Filter configuration
 - SLEEP_CONF0 (rw) register accessor: UART sleep configure register 0
 - SLEEP_CONF1 (rw) register accessor: UART sleep configure register 1
 - SLEEP_CONF2 (rw) register accessor: UART sleep configure register 2
 - STATUS (r) register accessor: UART status register
 - SWFC_CONF0 (rw) register accessor: Software flow-control character configuration
 - SWFC_CONF1 (rw) register accessor: Software flow-control character configuration
 - TOUT_CONF (rw) register accessor: UART threshold and allocation configuration
 - TXBRK_CONF (rw) register accessor: Tx Break character configuration