esp32c6/parl_io/
rx_cfg1.rs#[doc = "Register `RX_CFG1` reader"]
pub type R = crate::R<RX_CFG1_SPEC>;
#[doc = "Register `RX_CFG1` writer"]
pub type W = crate::W<RX_CFG1_SPEC>;
#[doc = "Field `RX_REG_UPDATE` writer - Write 1 to update rx register configuration signals."]
pub type RX_REG_UPDATE_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `RX_TIMEOUT_EN` reader - Write 1 to enable timeout count to generate error eof."]
pub type RX_TIMEOUT_EN_R = crate::BitReader;
#[doc = "Field `RX_TIMEOUT_EN` writer - Write 1 to enable timeout count to generate error eof."]
pub type RX_TIMEOUT_EN_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `RX_EXT_EN_SEL` reader - Configures rx external enable signal selection from 16 data lines."]
pub type RX_EXT_EN_SEL_R = crate::FieldReader;
#[doc = "Field `RX_EXT_EN_SEL` writer - Configures rx external enable signal selection from 16 data lines."]
pub type RX_EXT_EN_SEL_W<'a, REG> = crate::FieldWriter<'a, REG, 4>;
#[doc = "Field `RX_TIMEOUT_THRESHOLD` reader - Configures rx threshold of timeout counter."]
pub type RX_TIMEOUT_THRESHOLD_R = crate::FieldReader<u16>;
#[doc = "Field `RX_TIMEOUT_THRESHOLD` writer - Configures rx threshold of timeout counter."]
pub type RX_TIMEOUT_THRESHOLD_W<'a, REG> = crate::FieldWriter<'a, REG, 16, u16>;
impl R {
#[doc = "Bit 3 - Write 1 to enable timeout count to generate error eof."]
#[inline(always)]
pub fn rx_timeout_en(&self) -> RX_TIMEOUT_EN_R {
RX_TIMEOUT_EN_R::new(((self.bits >> 3) & 1) != 0)
}
#[doc = "Bits 12:15 - Configures rx external enable signal selection from 16 data lines."]
#[inline(always)]
pub fn rx_ext_en_sel(&self) -> RX_EXT_EN_SEL_R {
RX_EXT_EN_SEL_R::new(((self.bits >> 12) & 0x0f) as u8)
}
#[doc = "Bits 16:31 - Configures rx threshold of timeout counter."]
#[inline(always)]
pub fn rx_timeout_threshold(&self) -> RX_TIMEOUT_THRESHOLD_R {
RX_TIMEOUT_THRESHOLD_R::new(((self.bits >> 16) & 0xffff) as u16)
}
}
#[cfg(feature = "impl-register-debug")]
impl core::fmt::Debug for R {
fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
f.debug_struct("RX_CFG1")
.field("rx_timeout_en", &self.rx_timeout_en())
.field("rx_ext_en_sel", &self.rx_ext_en_sel())
.field("rx_timeout_threshold", &self.rx_timeout_threshold())
.finish()
}
}
impl W {
#[doc = "Bit 2 - Write 1 to update rx register configuration signals."]
#[inline(always)]
pub fn rx_reg_update(&mut self) -> RX_REG_UPDATE_W<RX_CFG1_SPEC> {
RX_REG_UPDATE_W::new(self, 2)
}
#[doc = "Bit 3 - Write 1 to enable timeout count to generate error eof."]
#[inline(always)]
pub fn rx_timeout_en(&mut self) -> RX_TIMEOUT_EN_W<RX_CFG1_SPEC> {
RX_TIMEOUT_EN_W::new(self, 3)
}
#[doc = "Bits 12:15 - Configures rx external enable signal selection from 16 data lines."]
#[inline(always)]
pub fn rx_ext_en_sel(&mut self) -> RX_EXT_EN_SEL_W<RX_CFG1_SPEC> {
RX_EXT_EN_SEL_W::new(self, 12)
}
#[doc = "Bits 16:31 - Configures rx threshold of timeout counter."]
#[inline(always)]
pub fn rx_timeout_threshold(&mut self) -> RX_TIMEOUT_THRESHOLD_W<RX_CFG1_SPEC> {
RX_TIMEOUT_THRESHOLD_W::new(self, 16)
}
}
#[doc = "Parallel RX module configuration register1.\n\nYou can [`read`](crate::Reg::read) this register and get [`rx_cfg1::R`](R). You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`rx_cfg1::W`](W). You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
pub struct RX_CFG1_SPEC;
impl crate::RegisterSpec for RX_CFG1_SPEC {
type Ux = u32;
}
#[doc = "`read()` method returns [`rx_cfg1::R`](R) reader structure"]
impl crate::Readable for RX_CFG1_SPEC {}
#[doc = "`write(|w| ..)` method takes [`rx_cfg1::W`](W) writer structure"]
impl crate::Writable for RX_CFG1_SPEC {
type Safety = crate::Unsafe;
const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
}
#[doc = "`reset()` method sets RX_CFG1 to value 0x0fff_f008"]
impl crate::Resettable for RX_CFG1_SPEC {
const RESET_VALUE: u32 = 0x0fff_f008;
}