Type Alias esp32c6::spi2::dout_mode::R

source ·
pub type R = R<DOUT_MODE_SPEC>;
Expand description

Register DOUT_MODE reader

Aliased Type§

struct R { /* private fields */ }

Implementations§

source§

impl R

source

pub fn dout0_mode(&self) -> DOUT0_MODE_R

Bit 0 - The output signal 0 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state.

source

pub fn dout1_mode(&self) -> DOUT1_MODE_R

Bit 1 - The output signal 1 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state.

source

pub fn dout2_mode(&self) -> DOUT2_MODE_R

Bit 2 - The output signal 2 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state.

source

pub fn dout3_mode(&self) -> DOUT3_MODE_R

Bit 3 - The output signal 3 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state.

source

pub fn dout4_mode(&self) -> DOUT4_MODE_R

Bit 4 - The output signal 4 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state.

source

pub fn dout5_mode(&self) -> DOUT5_MODE_R

Bit 5 - The output signal 5 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state.

source

pub fn dout6_mode(&self) -> DOUT6_MODE_R

Bit 6 - The output signal 6 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state.

source

pub fn dout7_mode(&self) -> DOUT7_MODE_R

Bit 7 - The output signal 7 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state.

source

pub fn d_dqs_mode(&self) -> D_DQS_MODE_R

Bit 8 - The output signal SPI_DQS is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state.