pub type W = W<SLAVE_SPEC>;
Expand description
Register SLAVE
writer
Aliased Type§
struct W { /* private fields */ }
Implementations§
source§impl W
impl W
sourcepub fn clk_mode(&mut self) -> CLK_MODE_W<'_, SLAVE_SPEC>
pub fn clk_mode(&mut self) -> CLK_MODE_W<'_, SLAVE_SPEC>
Bits 0:1 - SPI clock mode bits. 0: SPI clock is off when CS inactive 1: SPI clock is delayed one cycle after CS inactive 2: SPI clock is delayed two cycles after CS inactive 3: SPI clock is alwasy on. Can be configured in CONF state.
sourcepub fn clk_mode_13(&mut self) -> CLK_MODE_13_W<'_, SLAVE_SPEC>
pub fn clk_mode_13(&mut self) -> CLK_MODE_13_W<'_, SLAVE_SPEC>
Bit 2 - {CPOL, CPHA},1: support spi clk mode 1 and 3, first edge output data B[0]/B[7]. 0: support spi clk mode 0 and 2, first edge output data B[1]/B[6].
sourcepub fn rsck_data_out(&mut self) -> RSCK_DATA_OUT_W<'_, SLAVE_SPEC>
pub fn rsck_data_out(&mut self) -> RSCK_DATA_OUT_W<'_, SLAVE_SPEC>
Bit 3 - It saves half a cycle when tsck is the same as rsck. 1: output data at rsck posedge 0: output data at tsck posedge
sourcepub fn slv_rddma_bitlen_en(&mut self) -> SLV_RDDMA_BITLEN_EN_W<'_, SLAVE_SPEC>
pub fn slv_rddma_bitlen_en(&mut self) -> SLV_RDDMA_BITLEN_EN_W<'_, SLAVE_SPEC>
Bit 8 - 1: SPI_SLV_DATA_BITLEN stores data bit length of master-read-slave data length in DMA controlled mode(Rd_DMA). 0: others
sourcepub fn slv_wrdma_bitlen_en(&mut self) -> SLV_WRDMA_BITLEN_EN_W<'_, SLAVE_SPEC>
pub fn slv_wrdma_bitlen_en(&mut self) -> SLV_WRDMA_BITLEN_EN_W<'_, SLAVE_SPEC>
Bit 9 - 1: SPI_SLV_DATA_BITLEN stores data bit length of master-write-to-slave data length in DMA controlled mode(Wr_DMA). 0: others
sourcepub fn slv_rdbuf_bitlen_en(&mut self) -> SLV_RDBUF_BITLEN_EN_W<'_, SLAVE_SPEC>
pub fn slv_rdbuf_bitlen_en(&mut self) -> SLV_RDBUF_BITLEN_EN_W<'_, SLAVE_SPEC>
Bit 10 - 1: SPI_SLV_DATA_BITLEN stores data bit length of master-read-slave data length in CPU controlled mode(Rd_BUF). 0: others
sourcepub fn slv_wrbuf_bitlen_en(&mut self) -> SLV_WRBUF_BITLEN_EN_W<'_, SLAVE_SPEC>
pub fn slv_wrbuf_bitlen_en(&mut self) -> SLV_WRBUF_BITLEN_EN_W<'_, SLAVE_SPEC>
Bit 11 - 1: SPI_SLV_DATA_BITLEN stores data bit length of master-write-to-slave data length in CPU controlled mode(Wr_BUF). 0: others
sourcepub fn dma_seg_magic_value(&mut self) -> DMA_SEG_MAGIC_VALUE_W<'_, SLAVE_SPEC>
pub fn dma_seg_magic_value(&mut self) -> DMA_SEG_MAGIC_VALUE_W<'_, SLAVE_SPEC>
Bits 22:25 - The magic value of BM table in master DMA seg-trans.
sourcepub fn mode(&mut self) -> MODE_W<'_, SLAVE_SPEC>
pub fn mode(&mut self) -> MODE_W<'_, SLAVE_SPEC>
Bit 26 - Set SPI work mode. 1: slave mode 0: master mode.
sourcepub fn soft_reset(&mut self) -> SOFT_RESET_W<'_, SLAVE_SPEC>
pub fn soft_reset(&mut self) -> SOFT_RESET_W<'_, SLAVE_SPEC>
Bit 27 - Software reset enable, reset the spi clock line cs line and data lines. Can be configured in CONF state.
sourcepub fn usr_conf(&mut self) -> USR_CONF_W<'_, SLAVE_SPEC>
pub fn usr_conf(&mut self) -> USR_CONF_W<'_, SLAVE_SPEC>
Bit 28 - 1: Enable the DMA CONF phase of current seg-trans operation, which means seg-trans will start. 0: This is not seg-trans mode.