Expand description
SPI USER control register 2
Structs
- SPI USER control register 2
Type Aliases
- Field
MST_REMPTY_ERR_END_ENreader - 1: SPI transfer is ended when SPI TX AFIFO read empty error is valid in GP-SPI master FD/HD-mode. 0: SPI transfer is not ended when SPI TX AFIFO read empty error is valid in GP-SPI master FD/HD-mode. - Field
MST_REMPTY_ERR_END_ENwriter - 1: SPI transfer is ended when SPI TX AFIFO read empty error is valid in GP-SPI master FD/HD-mode. 0: SPI transfer is not ended when SPI TX AFIFO read empty error is valid in GP-SPI master FD/HD-mode. - Register
USER2reader - Field
USR_COMMAND_BITLENreader - The length in bits of command phase. The register value shall be (bit_num-1). Can be configured in CONF state. - Field
USR_COMMAND_BITLENwriter - The length in bits of command phase. The register value shall be (bit_num-1). Can be configured in CONF state. - Field
USR_COMMAND_VALUEreader - The value of command. Can be configured in CONF state. - Field
USR_COMMAND_VALUEwriter - The value of command. Can be configured in CONF state. - Register
USER2writer