#[doc = "Register `CACHE_CONF_MISC` reader"]
pub struct R(crate::R<CACHE_CONF_MISC_SPEC>);
impl core::ops::Deref for R {
type Target = crate::R<CACHE_CONF_MISC_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl From<crate::R<CACHE_CONF_MISC_SPEC>> for R {
#[inline(always)]
fn from(reader: crate::R<CACHE_CONF_MISC_SPEC>) -> Self {
R(reader)
}
}
#[doc = "Register `CACHE_CONF_MISC` writer"]
pub struct W(crate::W<CACHE_CONF_MISC_SPEC>);
impl core::ops::Deref for W {
type Target = crate::W<CACHE_CONF_MISC_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl core::ops::DerefMut for W {
#[inline(always)]
fn deref_mut(&mut self) -> &mut Self::Target {
&mut self.0
}
}
impl From<crate::W<CACHE_CONF_MISC_SPEC>> for W {
#[inline(always)]
fn from(writer: crate::W<CACHE_CONF_MISC_SPEC>) -> Self {
W(writer)
}
}
#[doc = "Field `CACHE_IGNORE_PRELOAD_MMU_ENTRY_FAULT` reader - The bit is used to disable checking mmu entry fault by preload operation."]
pub type CACHE_IGNORE_PRELOAD_MMU_ENTRY_FAULT_R = crate::BitReader;
#[doc = "Field `CACHE_IGNORE_PRELOAD_MMU_ENTRY_FAULT` writer - The bit is used to disable checking mmu entry fault by preload operation."]
pub type CACHE_IGNORE_PRELOAD_MMU_ENTRY_FAULT_W<'a, const O: u8> =
crate::BitWriter<'a, CACHE_CONF_MISC_SPEC, O>;
#[doc = "Field `CACHE_IGNORE_SYNC_MMU_ENTRY_FAULT` reader - The bit is used to disable checking mmu entry fault by sync operation."]
pub type CACHE_IGNORE_SYNC_MMU_ENTRY_FAULT_R = crate::BitReader;
#[doc = "Field `CACHE_IGNORE_SYNC_MMU_ENTRY_FAULT` writer - The bit is used to disable checking mmu entry fault by sync operation."]
pub type CACHE_IGNORE_SYNC_MMU_ENTRY_FAULT_W<'a, const O: u8> =
crate::BitWriter<'a, CACHE_CONF_MISC_SPEC, O>;
#[doc = "Field `CACHE_TRACE_ENA` reader - The bit is used to enable cache trace function."]
pub type CACHE_TRACE_ENA_R = crate::BitReader;
#[doc = "Field `CACHE_TRACE_ENA` writer - The bit is used to enable cache trace function."]
pub type CACHE_TRACE_ENA_W<'a, const O: u8> = crate::BitWriter<'a, CACHE_CONF_MISC_SPEC, O>;
impl R {
#[doc = "Bit 0 - The bit is used to disable checking mmu entry fault by preload operation."]
#[inline(always)]
pub fn cache_ignore_preload_mmu_entry_fault(&self) -> CACHE_IGNORE_PRELOAD_MMU_ENTRY_FAULT_R {
CACHE_IGNORE_PRELOAD_MMU_ENTRY_FAULT_R::new((self.bits & 1) != 0)
}
#[doc = "Bit 1 - The bit is used to disable checking mmu entry fault by sync operation."]
#[inline(always)]
pub fn cache_ignore_sync_mmu_entry_fault(&self) -> CACHE_IGNORE_SYNC_MMU_ENTRY_FAULT_R {
CACHE_IGNORE_SYNC_MMU_ENTRY_FAULT_R::new(((self.bits >> 1) & 1) != 0)
}
#[doc = "Bit 2 - The bit is used to enable cache trace function."]
#[inline(always)]
pub fn cache_trace_ena(&self) -> CACHE_TRACE_ENA_R {
CACHE_TRACE_ENA_R::new(((self.bits >> 2) & 1) != 0)
}
}
#[cfg(feature = "impl-register-debug")]
impl core::fmt::Debug for R {
fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
f.debug_struct("CACHE_CONF_MISC")
.field(
"cache_ignore_preload_mmu_entry_fault",
&format_args!("{}", self.cache_ignore_preload_mmu_entry_fault().bit()),
)
.field(
"cache_ignore_sync_mmu_entry_fault",
&format_args!("{}", self.cache_ignore_sync_mmu_entry_fault().bit()),
)
.field(
"cache_trace_ena",
&format_args!("{}", self.cache_trace_ena().bit()),
)
.finish()
}
}
#[cfg(feature = "impl-register-debug")]
impl core::fmt::Debug for crate::generic::Reg<CACHE_CONF_MISC_SPEC> {
fn fmt(&self, f: &mut core::fmt::Formatter<'_>) -> core::fmt::Result {
self.read().fmt(f)
}
}
impl W {
#[doc = "Bit 0 - The bit is used to disable checking mmu entry fault by preload operation."]
#[inline(always)]
#[must_use]
pub fn cache_ignore_preload_mmu_entry_fault(
&mut self,
) -> CACHE_IGNORE_PRELOAD_MMU_ENTRY_FAULT_W<0> {
CACHE_IGNORE_PRELOAD_MMU_ENTRY_FAULT_W::new(self)
}
#[doc = "Bit 1 - The bit is used to disable checking mmu entry fault by sync operation."]
#[inline(always)]
#[must_use]
pub fn cache_ignore_sync_mmu_entry_fault(&mut self) -> CACHE_IGNORE_SYNC_MMU_ENTRY_FAULT_W<1> {
CACHE_IGNORE_SYNC_MMU_ENTRY_FAULT_W::new(self)
}
#[doc = "Bit 2 - The bit is used to enable cache trace function."]
#[inline(always)]
#[must_use]
pub fn cache_trace_ena(&mut self) -> CACHE_TRACE_ENA_W<2> {
CACHE_TRACE_ENA_W::new(self)
}
#[doc = "Writes raw bits to the register."]
#[inline(always)]
pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
self.0.bits(bits);
self
}
}
#[doc = "This description will be updated in the near future.\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [cache_conf_misc](index.html) module"]
pub struct CACHE_CONF_MISC_SPEC;
impl crate::RegisterSpec for CACHE_CONF_MISC_SPEC {
type Ux = u32;
}
#[doc = "`read()` method returns [cache_conf_misc::R](R) reader structure"]
impl crate::Readable for CACHE_CONF_MISC_SPEC {
type Reader = R;
}
#[doc = "`write(|w| ..)` method takes [cache_conf_misc::W](W) writer structure"]
impl crate::Writable for CACHE_CONF_MISC_SPEC {
type Writer = W;
const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
}
#[doc = "`reset()` method sets CACHE_CONF_MISC to value 0x07"]
impl crate::Resettable for CACHE_CONF_MISC_SPEC {
const RESET_VALUE: Self::Ux = 0x07;
}