Struct esp32c3_hal::pac::spi2::dma_int_raw::W
pub struct W(_);
Expand description
Register DMA_INT_RAW
writer
Implementations
impl W
impl W
pub fn dma_infifo_full_err_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 0>
pub fn dma_infifo_full_err_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 0>
Bit 0 - 1: The current data rate of DMA Rx is smaller than that of SPI, which will lose the receive data. 0: Others.
pub fn dma_outfifo_empty_err_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 1>
pub fn dma_outfifo_empty_err_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 1>
Bit 1 - 1: The current data rate of DMA TX is smaller than that of SPI. SPI will stop in master mode and send out all 0 in slave mode. 0: Others.
pub fn slv_ex_qpi_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 2>
pub fn slv_ex_qpi_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 2>
Bit 2 - The raw bit for SPI slave Ex_QPI interrupt. 1: SPI slave mode Ex_QPI transmission is ended. 0: Others.
pub fn slv_en_qpi_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 3>
pub fn slv_en_qpi_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 3>
Bit 3 - The raw bit for SPI slave En_QPI interrupt. 1: SPI slave mode En_QPI transmission is ended. 0: Others.
pub fn slv_cmd7_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 4>
pub fn slv_cmd7_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 4>
Bit 4 - The raw bit for SPI slave CMD7 interrupt. 1: SPI slave mode CMD7 transmission is ended. 0: Others.
pub fn slv_cmd8_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 5>
pub fn slv_cmd8_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 5>
Bit 5 - The raw bit for SPI slave CMD8 interrupt. 1: SPI slave mode CMD8 transmission is ended. 0: Others.
pub fn slv_cmd9_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 6>
pub fn slv_cmd9_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 6>
Bit 6 - The raw bit for SPI slave CMD9 interrupt. 1: SPI slave mode CMD9 transmission is ended. 0: Others.
pub fn slv_cmda_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 7>
pub fn slv_cmda_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 7>
Bit 7 - The raw bit for SPI slave CMDA interrupt. 1: SPI slave mode CMDA transmission is ended. 0: Others.
pub fn slv_rd_dma_done_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 8>
pub fn slv_rd_dma_done_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 8>
Bit 8 - The raw bit for SPI_SLV_RD_DMA_DONE_INT interrupt. 1: SPI slave mode Rd_DMA transmission is ended. 0: Others.
pub fn slv_wr_dma_done_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 9>
pub fn slv_wr_dma_done_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 9>
Bit 9 - The raw bit for SPI_SLV_WR_DMA_DONE_INT interrupt. 1: SPI slave mode Wr_DMA transmission is ended. 0: Others.
pub fn slv_rd_buf_done_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 10>
pub fn slv_rd_buf_done_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 10>
Bit 10 - The raw bit for SPI_SLV_RD_BUF_DONE_INT interrupt. 1: SPI slave mode Rd_BUF transmission is ended. 0: Others.
pub fn slv_wr_buf_done_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 11>
pub fn slv_wr_buf_done_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 11>
Bit 11 - The raw bit for SPI_SLV_WR_BUF_DONE_INT interrupt. 1: SPI slave mode Wr_BUF transmission is ended. 0: Others.
pub fn trans_done_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 12>
pub fn trans_done_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 12>
Bit 12 - The raw bit for SPI_TRANS_DONE_INT interrupt. 1: SPI master mode transmission is ended. 0: others.
pub fn dma_seg_trans_done_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 13>
pub fn dma_seg_trans_done_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 13>
Bit 13 - The raw bit for SPI_DMA_SEG_TRANS_DONE_INT interrupt. 1: spi master DMA full-duplex/half-duplex seg-conf-trans ends or slave half-duplex seg-trans ends. And data has been pushed to corresponding memory. 0: seg-conf-trans or seg-trans is not ended or not occurred.
pub fn seg_magic_err_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 14>
pub fn seg_magic_err_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 14>
Bit 14 - The raw bit for SPI_SEG_MAGIC_ERR_INT interrupt. 1: The magic value in CONF buffer is error in the DMA seg-conf-trans. 0: others.
pub fn slv_buf_addr_err_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 15>
pub fn slv_buf_addr_err_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 15>
Bit 15 - The raw bit for SPI_SLV_BUF_ADDR_ERR_INT interrupt. 1: The accessing data address of the current SPI slave mode CPU controlled FD, Wr_BUF or Rd_BUF transmission is bigger than 63. 0: Others.
pub fn slv_cmd_err_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 16>
pub fn slv_cmd_err_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 16>
Bit 16 - The raw bit for SPI_SLV_CMD_ERR_INT interrupt. 1: The slave command value in the current SPI slave HD mode transmission is not supported. 0: Others.
pub fn mst_rx_afifo_wfull_err_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 17>
pub fn mst_rx_afifo_wfull_err_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 17>
Bit 17 - The raw bit for SPI_MST_RX_AFIFO_WFULL_ERR_INT interrupt. 1: There is a RX AFIFO write-full error when SPI inputs data in master mode. 0: Others.
pub fn mst_tx_afifo_rempty_err_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 18>
pub fn mst_tx_afifo_rempty_err_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 18>
Bit 18 - The raw bit for SPI_MST_TX_AFIFO_REMPTY_ERR_INT interrupt. 1: There is a TX BUF AFIFO read-empty error when SPI outputs data in master mode. 0: Others.
pub fn app2_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 19>
pub fn app2_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 19>
Bit 19 - The raw bit for SPI_APP2_INT interrupt. The value is only controlled by application.
pub fn app1_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 20>
pub fn app1_int_raw(
&mut self
) -> BitWriterRaw<'_, u32, DMA_INT_RAW_SPEC, bool, BitM, 20>
Bit 20 - The raw bit for SPI_APP1_INT interrupt. The value is only controlled by application.
Methods from Deref<Target = W<DMA_INT_RAW_SPEC>>
pub unsafe fn bits(&mut self, bits: <REG as RegisterSpec>::Ux) -> &mut W<REG>
pub unsafe fn bits(&mut self, bits: <REG as RegisterSpec>::Ux) -> &mut W<REG>
Writes raw bits to the register.
Safety
Read datasheet or reference manual to find what values are allowed to pass.