pub struct CACHE_MMU_ACCESS_1_SPEC;Expand description
register description
This register you can read, write_with_zero, reset, write, modify. See API.
For information about available fields see cache_mmu_access_1 module
Trait Implementations§
source§impl Readable for CACHE_MMU_ACCESS_1_SPEC
impl Readable for CACHE_MMU_ACCESS_1_SPEC
read() method returns cache_mmu_access_1::R reader structure
source§impl Resettable for CACHE_MMU_ACCESS_1_SPEC
impl Resettable for CACHE_MMU_ACCESS_1_SPEC
reset() method sets CACHE_MMU_ACCESS_1 to value 0x03
source§const RESET_VALUE: Self::Ux = {transmute(0x00000003): <sensitive::cache_mmu_access_1::CACHE_MMU_ACCESS_1_SPEC as generic::RegisterSpec>::Ux}
const RESET_VALUE: Self::Ux = {transmute(0x00000003): <sensitive::cache_mmu_access_1::CACHE_MMU_ACCESS_1_SPEC as generic::RegisterSpec>::Ux}
Reset value of the register.
source§fn reset_value() -> Self::Ux
fn reset_value() -> Self::Ux
Reset value of the register.
source§impl Writable for CACHE_MMU_ACCESS_1_SPEC
impl Writable for CACHE_MMU_ACCESS_1_SPEC
write(|w| ..) method takes cache_mmu_access_1::W writer structure
source§const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = {transmute(0x00000000): <sensitive::cache_mmu_access_1::CACHE_MMU_ACCESS_1_SPEC as generic::RegisterSpec>::Ux}
const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = {transmute(0x00000000): <sensitive::cache_mmu_access_1::CACHE_MMU_ACCESS_1_SPEC as generic::RegisterSpec>::Ux}
Specifies the register bits that are not changed if you pass
1 and are changed if you pass 0source§const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = {transmute(0x00000000): <sensitive::cache_mmu_access_1::CACHE_MMU_ACCESS_1_SPEC as generic::RegisterSpec>::Ux}
const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = {transmute(0x00000000): <sensitive::cache_mmu_access_1::CACHE_MMU_ACCESS_1_SPEC as generic::RegisterSpec>::Ux}
Specifies the register bits that are not changed if you pass
0 and are changed if you pass 1