#[doc = "Register `INT_ENA_RTC_W1TS` reader"]
pub type R = crate::R<INT_ENA_RTC_W1TS_SPEC>;
#[doc = "Register `INT_ENA_RTC_W1TS` writer"]
pub type W = crate::W<INT_ENA_RTC_W1TS_SPEC>;
#[doc = "Field `SLP_WAKEUP_INT_ENA_W1TS` reader - enable sleep wakeup interrupt"]
pub type SLP_WAKEUP_INT_ENA_W1TS_R = crate::BitReader;
#[doc = "Field `SLP_WAKEUP_INT_ENA_W1TS` writer - enable sleep wakeup interrupt"]
pub type SLP_WAKEUP_INT_ENA_W1TS_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `SLP_REJECT_INT_ENA_W1TS` reader - enable sleep reject interrupt"]
pub type SLP_REJECT_INT_ENA_W1TS_R = crate::BitReader;
#[doc = "Field `SLP_REJECT_INT_ENA_W1TS` writer - enable sleep reject interrupt"]
pub type SLP_REJECT_INT_ENA_W1TS_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `WDT_INT_ENA_W1TS` reader - enable RTC WDT interrupt"]
pub type WDT_INT_ENA_W1TS_R = crate::BitReader;
#[doc = "Field `WDT_INT_ENA_W1TS` writer - enable RTC WDT interrupt"]
pub type WDT_INT_ENA_W1TS_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `BROWN_OUT_INT_ENA_W1TS` reader - enable brown out interrupt"]
pub type BROWN_OUT_INT_ENA_W1TS_R = crate::BitReader;
#[doc = "Field `BROWN_OUT_INT_ENA_W1TS` writer - enable brown out interrupt"]
pub type BROWN_OUT_INT_ENA_W1TS_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MAIN_TIMER_INT_ENA_W1TS` reader - enable RTC main timer interrupt"]
pub type MAIN_TIMER_INT_ENA_W1TS_R = crate::BitReader;
#[doc = "Field `MAIN_TIMER_INT_ENA_W1TS` writer - enable RTC main timer interrupt"]
pub type MAIN_TIMER_INT_ENA_W1TS_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `SWD_INT_ENA_W1TS` reader - enable super watch dog interrupt"]
pub type SWD_INT_ENA_W1TS_R = crate::BitReader;
#[doc = "Field `SWD_INT_ENA_W1TS` writer - enable super watch dog interrupt"]
pub type SWD_INT_ENA_W1TS_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `BBPLL_CAL_INT_ENA_W1TS` reader - Need add desc"]
pub type BBPLL_CAL_INT_ENA_W1TS_R = crate::BitReader;
#[doc = "Field `BBPLL_CAL_INT_ENA_W1TS` writer - Need add desc"]
pub type BBPLL_CAL_INT_ENA_W1TS_W<'a, REG> = crate::BitWriter<'a, REG>;
impl R {
#[doc = "Bit 0 - enable sleep wakeup interrupt"]
#[inline(always)]
pub fn slp_wakeup_int_ena_w1ts(&self) -> SLP_WAKEUP_INT_ENA_W1TS_R {
SLP_WAKEUP_INT_ENA_W1TS_R::new((self.bits & 1) != 0)
}
#[doc = "Bit 1 - enable sleep reject interrupt"]
#[inline(always)]
pub fn slp_reject_int_ena_w1ts(&self) -> SLP_REJECT_INT_ENA_W1TS_R {
SLP_REJECT_INT_ENA_W1TS_R::new(((self.bits >> 1) & 1) != 0)
}
#[doc = "Bit 3 - enable RTC WDT interrupt"]
#[inline(always)]
pub fn wdt_int_ena_w1ts(&self) -> WDT_INT_ENA_W1TS_R {
WDT_INT_ENA_W1TS_R::new(((self.bits >> 3) & 1) != 0)
}
#[doc = "Bit 9 - enable brown out interrupt"]
#[inline(always)]
pub fn brown_out_int_ena_w1ts(&self) -> BROWN_OUT_INT_ENA_W1TS_R {
BROWN_OUT_INT_ENA_W1TS_R::new(((self.bits >> 9) & 1) != 0)
}
#[doc = "Bit 10 - enable RTC main timer interrupt"]
#[inline(always)]
pub fn main_timer_int_ena_w1ts(&self) -> MAIN_TIMER_INT_ENA_W1TS_R {
MAIN_TIMER_INT_ENA_W1TS_R::new(((self.bits >> 10) & 1) != 0)
}
#[doc = "Bit 15 - enable super watch dog interrupt"]
#[inline(always)]
pub fn swd_int_ena_w1ts(&self) -> SWD_INT_ENA_W1TS_R {
SWD_INT_ENA_W1TS_R::new(((self.bits >> 15) & 1) != 0)
}
#[doc = "Bit 20 - Need add desc"]
#[inline(always)]
pub fn bbpll_cal_int_ena_w1ts(&self) -> BBPLL_CAL_INT_ENA_W1TS_R {
BBPLL_CAL_INT_ENA_W1TS_R::new(((self.bits >> 20) & 1) != 0)
}
}
#[cfg(feature = "impl-register-debug")]
impl core::fmt::Debug for R {
fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
f.debug_struct("INT_ENA_RTC_W1TS")
.field(
"slp_wakeup_int_ena_w1ts",
&format_args!("{}", self.slp_wakeup_int_ena_w1ts().bit()),
)
.field(
"slp_reject_int_ena_w1ts",
&format_args!("{}", self.slp_reject_int_ena_w1ts().bit()),
)
.field(
"wdt_int_ena_w1ts",
&format_args!("{}", self.wdt_int_ena_w1ts().bit()),
)
.field(
"brown_out_int_ena_w1ts",
&format_args!("{}", self.brown_out_int_ena_w1ts().bit()),
)
.field(
"main_timer_int_ena_w1ts",
&format_args!("{}", self.main_timer_int_ena_w1ts().bit()),
)
.field(
"swd_int_ena_w1ts",
&format_args!("{}", self.swd_int_ena_w1ts().bit()),
)
.field(
"bbpll_cal_int_ena_w1ts",
&format_args!("{}", self.bbpll_cal_int_ena_w1ts().bit()),
)
.finish()
}
}
#[cfg(feature = "impl-register-debug")]
impl core::fmt::Debug for crate::generic::Reg<INT_ENA_RTC_W1TS_SPEC> {
fn fmt(&self, f: &mut core::fmt::Formatter<'_>) -> core::fmt::Result {
core::fmt::Debug::fmt(&self.read(), f)
}
}
impl W {
#[doc = "Bit 0 - enable sleep wakeup interrupt"]
#[inline(always)]
#[must_use]
pub fn slp_wakeup_int_ena_w1ts(&mut self) -> SLP_WAKEUP_INT_ENA_W1TS_W<INT_ENA_RTC_W1TS_SPEC> {
SLP_WAKEUP_INT_ENA_W1TS_W::new(self, 0)
}
#[doc = "Bit 1 - enable sleep reject interrupt"]
#[inline(always)]
#[must_use]
pub fn slp_reject_int_ena_w1ts(&mut self) -> SLP_REJECT_INT_ENA_W1TS_W<INT_ENA_RTC_W1TS_SPEC> {
SLP_REJECT_INT_ENA_W1TS_W::new(self, 1)
}
#[doc = "Bit 3 - enable RTC WDT interrupt"]
#[inline(always)]
#[must_use]
pub fn wdt_int_ena_w1ts(&mut self) -> WDT_INT_ENA_W1TS_W<INT_ENA_RTC_W1TS_SPEC> {
WDT_INT_ENA_W1TS_W::new(self, 3)
}
#[doc = "Bit 9 - enable brown out interrupt"]
#[inline(always)]
#[must_use]
pub fn brown_out_int_ena_w1ts(&mut self) -> BROWN_OUT_INT_ENA_W1TS_W<INT_ENA_RTC_W1TS_SPEC> {
BROWN_OUT_INT_ENA_W1TS_W::new(self, 9)
}
#[doc = "Bit 10 - enable RTC main timer interrupt"]
#[inline(always)]
#[must_use]
pub fn main_timer_int_ena_w1ts(&mut self) -> MAIN_TIMER_INT_ENA_W1TS_W<INT_ENA_RTC_W1TS_SPEC> {
MAIN_TIMER_INT_ENA_W1TS_W::new(self, 10)
}
#[doc = "Bit 15 - enable super watch dog interrupt"]
#[inline(always)]
#[must_use]
pub fn swd_int_ena_w1ts(&mut self) -> SWD_INT_ENA_W1TS_W<INT_ENA_RTC_W1TS_SPEC> {
SWD_INT_ENA_W1TS_W::new(self, 15)
}
#[doc = "Bit 20 - Need add desc"]
#[inline(always)]
#[must_use]
pub fn bbpll_cal_int_ena_w1ts(&mut self) -> BBPLL_CAL_INT_ENA_W1TS_W<INT_ENA_RTC_W1TS_SPEC> {
BBPLL_CAL_INT_ENA_W1TS_W::new(self, 20)
}
#[doc = r" Writes raw bits to the register."]
#[doc = r""]
#[doc = r" # Safety"]
#[doc = r""]
#[doc = r" Passing incorrect value can cause undefined behaviour. See reference manual"]
#[inline(always)]
pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
self.bits = bits;
self
}
}
#[doc = "register description\n\nYou can [`read`](crate::generic::Reg::read) this register and get [`int_ena_rtc_w1ts::R`](R). You can [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero) this register using [`int_ena_rtc_w1ts::W`](W). You can also [`modify`](crate::generic::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
pub struct INT_ENA_RTC_W1TS_SPEC;
impl crate::RegisterSpec for INT_ENA_RTC_W1TS_SPEC {
type Ux = u32;
}
#[doc = "`read()` method returns [`int_ena_rtc_w1ts::R`](R) reader structure"]
impl crate::Readable for INT_ENA_RTC_W1TS_SPEC {}
#[doc = "`write(|w| ..)` method takes [`int_ena_rtc_w1ts::W`](W) writer structure"]
impl crate::Writable for INT_ENA_RTC_W1TS_SPEC {
const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
}
#[doc = "`reset()` method sets INT_ENA_RTC_W1TS to value 0"]
impl crate::Resettable for INT_ENA_RTC_W1TS_SPEC {
const RESET_VALUE: u32 = 0;
}