pub struct W(_);Expand description
Register CTRL2 writer
Implementations§
source§impl W
impl W
sourcepub fn cs_setup_time(&mut self) -> CS_SETUP_TIME_W<'_, 0>
pub fn cs_setup_time(&mut self) -> CS_SETUP_TIME_W<'_, 0>
Bits 0:4 - (cycles-1) of prepare phase by spi clock this bits are combined with spi_mem_cs_setup bit.
sourcepub fn cs_hold_time(&mut self) -> CS_HOLD_TIME_W<'_, 5>
pub fn cs_hold_time(&mut self) -> CS_HOLD_TIME_W<'_, 5>
Bits 5:9 - Spi cs signal is delayed to inactive by spi clock this bits are combined with spi_mem_cs_hold bit.
sourcepub fn cs_hold_delay(&mut self) -> CS_HOLD_DELAY_W<'_, 25>
pub fn cs_hold_delay(&mut self) -> CS_HOLD_DELAY_W<'_, 25>
Bits 25:30 - These bits are used to set the minimum CS high time tSHSL between SPI burst transfer when accesses to flash. tSHSL is (SPI_MEM_CS_HOLD_DELAY[5:0] + 1) MSPI core clock cycles.
sourcepub fn sync_reset(&mut self) -> SYNC_RESET_W<'_, 31>
pub fn sync_reset(&mut self) -> SYNC_RESET_W<'_, 31>
Bit 31 - The FSM will be reset.