Struct esp32c2_hal::pac::spi2::user::W
pub struct W(_);
Expand description
Register USER
writer
Implementations
impl W
impl W
pub fn doutdin(&mut self) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 0>
pub fn doutdin(&mut self) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 0>
Bit 0 - Set the bit to enable full duplex communication. 1: enable 0: disable. Can be configured in CONF state.
pub fn qpi_mode(&mut self) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 3>
pub fn qpi_mode(&mut self) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 3>
Bit 3 - Both for master mode and slave mode. 1: spi controller is in QPI mode. 0: others. Can be configured in CONF state.
pub fn tsck_i_edge(&mut self) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 5>
pub fn tsck_i_edge(&mut self) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 5>
Bit 5 - In the slave mode, this bit can be used to change the polarity of tsck. 0: tsck = spi_ck_i. 1:tsck = !spi_ck_i.
pub fn cs_hold(&mut self) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 6>
pub fn cs_hold(&mut self) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 6>
Bit 6 - spi cs keep low when spi is in done phase. 1: enable 0: disable. Can be configured in CONF state.
pub fn cs_setup(&mut self) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 7>
pub fn cs_setup(&mut self) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 7>
Bit 7 - spi cs is enable when spi is in prepare phase. 1: enable 0: disable. Can be configured in CONF state.
pub fn rsck_i_edge(&mut self) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 8>
pub fn rsck_i_edge(&mut self) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 8>
Bit 8 - In the slave mode, this bit can be used to change the polarity of rsck. 0: rsck = !spi_ck_i. 1:rsck = spi_ck_i.
pub fn ck_out_edge(&mut self) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 9>
pub fn ck_out_edge(&mut self) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 9>
Bit 9 - the bit combined with spi_mosi_delay_mode bits to set mosi signal delay mode. Can be configured in CONF state.
pub fn fwrite_dual(
&mut self
) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 12>
pub fn fwrite_dual(
&mut self
) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 12>
Bit 12 - In the write operations read-data phase apply 2 signals. Can be configured in CONF state.
pub fn fwrite_quad(
&mut self
) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 13>
pub fn fwrite_quad(
&mut self
) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 13>
Bit 13 - In the write operations read-data phase apply 4 signals. Can be configured in CONF state.
pub fn usr_conf_nxt(
&mut self
) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 15>
pub fn usr_conf_nxt(
&mut self
) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 15>
Bit 15 - 1: Enable the DMA CONF phase of next seg-trans operation, which means seg-trans will continue. 0: The seg-trans will end after the current SPI seg-trans or this is not seg-trans mode. Can be configured in CONF state.
pub fn sio(&mut self) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 17>
pub fn sio(&mut self) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 17>
Bit 17 - Set the bit to enable 3-line half duplex communication mosi and miso signals share the same pin. 1: enable 0: disable. Can be configured in CONF state.
pub fn usr_miso_highpart(
&mut self
) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 24>
pub fn usr_miso_highpart(
&mut self
) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 24>
Bit 24 - read-data phase only access to high-part of the buffer spi_w8~spi_w15. 1: enable 0: disable. Can be configured in CONF state.
pub fn usr_mosi_highpart(
&mut self
) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 25>
pub fn usr_mosi_highpart(
&mut self
) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 25>
Bit 25 - write-data phase only access to high-part of the buffer spi_w8~spi_w15. 1: enable 0: disable. Can be configured in CONF state.
pub fn usr_dummy_idle(
&mut self
) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 26>
pub fn usr_dummy_idle(
&mut self
) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 26>
Bit 26 - spi clock is disable in dummy phase when the bit is enable. Can be configured in CONF state.
pub fn usr_mosi(&mut self) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 27>
pub fn usr_mosi(&mut self) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 27>
Bit 27 - This bit enable the write-data phase of an operation. Can be configured in CONF state.
pub fn usr_miso(&mut self) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 28>
pub fn usr_miso(&mut self) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 28>
Bit 28 - This bit enable the read-data phase of an operation. Can be configured in CONF state.
pub fn usr_dummy(&mut self) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 29>
pub fn usr_dummy(&mut self) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 29>
Bit 29 - This bit enable the dummy phase of an operation. Can be configured in CONF state.
pub fn usr_addr(&mut self) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 30>
pub fn usr_addr(&mut self) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 30>
Bit 30 - This bit enable the address phase of an operation. Can be configured in CONF state.
pub fn usr_command(
&mut self
) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 31>
pub fn usr_command(
&mut self
) -> BitWriterRaw<'_, u32, USER_SPEC, bool, BitM, 31>
Bit 31 - This bit enable the command phase of an operation. Can be configured in CONF state.
Methods from Deref<Target = W<USER_SPEC>>
pub unsafe fn bits(&mut self, bits: <REG as RegisterSpec>::Ux) -> &mut W<REG>
pub unsafe fn bits(&mut self, bits: <REG as RegisterSpec>::Ux) -> &mut W<REG>
Writes raw bits to the register.
Safety
Read datasheet or reference manual to find what values are allowed to pass.