1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39
#[doc = "Reader of register 0_SUB_START_DES"] pub type R = crate::R<u32, super::_0_SUB_START_DES>; #[doc = "Writer for register 0_SUB_START_DES"] pub type W = crate::W<u32, super::_0_SUB_START_DES>; #[doc = "Register 0_SUB_START_DES `reset()`'s with value 0"] impl crate::ResetValue for super::_0_SUB_START_DES { #[inline(always)] fn reset_value() -> Self::Ux { 0 } } #[doc = "Reader of field `SLC0_SUB_PAC_START_DSCR_ADDR`"] pub type SLC0_SUB_PAC_START_DSCR_ADDR_R = crate::R<u32, u32>; #[doc = "Write proxy for field `SLC0_SUB_PAC_START_DSCR_ADDR`"] pub struct SLC0_SUB_PAC_START_DSCR_ADDR_W<'a> { w: &'a mut W, } impl<'a> SLC0_SUB_PAC_START_DSCR_ADDR_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u32) -> &'a mut W { self.w.bits = (self.w.bits & !0xffff_ffff) | ((value as u32) & 0xffff_ffff); self.w } } impl R { #[doc = "Bits 0:31"] #[inline(always)] pub fn slc0_sub_pac_start_dscr_addr(&self) -> SLC0_SUB_PAC_START_DSCR_ADDR_R { SLC0_SUB_PAC_START_DSCR_ADDR_R::new((self.bits & 0xffff_ffff) as u32) } } impl W { #[doc = "Bits 0:31"] #[inline(always)] pub fn slc0_sub_pac_start_dscr_addr(&mut self) -> SLC0_SUB_PAC_START_DSCR_ADDR_W { SLC0_SUB_PAC_START_DSCR_ADDR_W { w: self } } }