1
 2
 3
 4
 5
 6
 7
 8
 9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
#[doc = "Reader of register RTC_IO_EXT_WAKEUP0"]
pub type R = crate::R<u32, super::RTC_IO_EXT_WAKEUP0>;
#[doc = "Writer for register RTC_IO_EXT_WAKEUP0"]
pub type W = crate::W<u32, super::RTC_IO_EXT_WAKEUP0>;
#[doc = "Register RTC_IO_EXT_WAKEUP0 `reset()`'s with value 0"]
impl crate::ResetValue for super::RTC_IO_EXT_WAKEUP0 {
    type Type = u32;
    #[inline(always)]
    fn reset_value() -> Self::Type {
        0
    }
}
#[doc = "Reader of field `RTC_IO_EXT_WAKEUP0_SEL`"]
pub type RTC_IO_EXT_WAKEUP0_SEL_R = crate::R<u8, u8>;
#[doc = "Write proxy for field `RTC_IO_EXT_WAKEUP0_SEL`"]
pub struct RTC_IO_EXT_WAKEUP0_SEL_W<'a> {
    w: &'a mut W,
}
impl<'a> RTC_IO_EXT_WAKEUP0_SEL_W<'a> {
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub unsafe fn bits(self, value: u8) -> &'a mut W {
        self.w.bits = (self.w.bits & !(0x1f << 27)) | (((value as u32) & 0x1f) << 27);
        self.w
    }
}
impl R {
    #[doc = "Bits 27:31"]
    #[inline(always)]
    pub fn rtc_io_ext_wakeup0_sel(&self) -> RTC_IO_EXT_WAKEUP0_SEL_R {
        RTC_IO_EXT_WAKEUP0_SEL_R::new(((self.bits >> 27) & 0x1f) as u8)
    }
}
impl W {
    #[doc = "Bits 27:31"]
    #[inline(always)]
    pub fn rtc_io_ext_wakeup0_sel(&mut self) -> RTC_IO_EXT_WAKEUP0_SEL_W {
        RTC_IO_EXT_WAKEUP0_SEL_W { w: self }
    }
}