Type Alias esp32::spi0::user::R

source ·
pub type R = R<USER_SPEC>;
Expand description

Register USER reader

Aliased Type§

struct R { /* private fields */ }

Implementations§

source§

impl R

source

pub fn doutdin(&self) -> DOUTDIN_R

Bit 0 - Set the bit to enable full duplex communication. 1: enable 0: disable.

source

pub fn cs_hold(&self) -> CS_HOLD_R

Bit 4 - spi cs keep low when spi is in ¡°done¡± phase. 1: enable 0: disable.

source

pub fn cs_setup(&self) -> CS_SETUP_R

Bit 5 - spi cs is enable when spi is in ¡°prepare¡± phase. 1: enable 0: disable.

source

pub fn ck_i_edge(&self) -> CK_I_EDGE_R

Bit 6 - In the slave mode the bit is same as spi_ck_out_edge in master mode. It is combined with spi_miso_delay_mode bits.

source

pub fn ck_out_edge(&self) -> CK_OUT_EDGE_R

Bit 7 - the bit combined with spi_mosi_delay_mode bits to set mosi signal delay mode.

source

pub fn rd_byte_order(&self) -> RD_BYTE_ORDER_R

Bit 10 - In read-data (MISO) phase 1: big-endian 0: little_endian

source

pub fn wr_byte_order(&self) -> WR_BYTE_ORDER_R

Bit 11 - In command address write-data (MOSI) phases 1: big-endian 0: litte_endian

source

pub fn fwrite_dual(&self) -> FWRITE_DUAL_R

Bit 12 - In the write operations read-data phase apply 2 signals

source

pub fn fwrite_quad(&self) -> FWRITE_QUAD_R

Bit 13 - In the write operations read-data phase apply 4 signals

source

pub fn fwrite_dio(&self) -> FWRITE_DIO_R

Bit 14 - In the write operations address phase and read-data phase apply 2 signals.

source

pub fn fwrite_qio(&self) -> FWRITE_QIO_R

Bit 15 - In the write operations address phase and read-data phase apply 4 signals.

source

pub fn sio(&self) -> SIO_R

Bit 16 - Set the bit to enable 3-line half duplex communication mosi and miso signals share the same pin. 1: enable 0: disable.

source

pub fn usr_hold_pol(&self) -> USR_HOLD_POL_R

Bit 17 - It is combined with hold bits to set the polarity of spi hold line 1: spi will be held when spi hold line is high 0: spi will be held when spi hold line is low

source

pub fn usr_dout_hold(&self) -> USR_DOUT_HOLD_R

Bit 18 - spi is hold at data out state the bit combined with spi_usr_hold_pol bit.

source

pub fn usr_din_hold(&self) -> USR_DIN_HOLD_R

Bit 19 - spi is hold at data in state the bit combined with spi_usr_hold_pol bit.

source

pub fn usr_dummy_hold(&self) -> USR_DUMMY_HOLD_R

Bit 20 - spi is hold at dummy state the bit combined with spi_usr_hold_pol bit.

source

pub fn usr_addr_hold(&self) -> USR_ADDR_HOLD_R

Bit 21 - spi is hold at address state the bit combined with spi_usr_hold_pol bit.

source

pub fn usr_cmd_hold(&self) -> USR_CMD_HOLD_R

Bit 22 - spi is hold at command state the bit combined with spi_usr_hold_pol bit.

source

pub fn usr_prep_hold(&self) -> USR_PREP_HOLD_R

Bit 23 - spi is hold at prepare state the bit combined with spi_usr_hold_pol bit.

source

pub fn usr_miso_highpart(&self) -> USR_MISO_HIGHPART_R

Bit 24 - read-data phase only access to high-part of the buffer spi_w8~spi_w15. 1: enable 0: disable.

source

pub fn usr_mosi_highpart(&self) -> USR_MOSI_HIGHPART_R

Bit 25 - write-data phase only access to high-part of the buffer spi_w8~spi_w15. 1: enable 0: disable.

source

pub fn usr_dummy_idle(&self) -> USR_DUMMY_IDLE_R

Bit 26 - spi clock is disable in dummy phase when the bit is enable.

source

pub fn usr_mosi(&self) -> USR_MOSI_R

Bit 27 - This bit enable the write-data phase of an operation.

source

pub fn usr_miso(&self) -> USR_MISO_R

Bit 28 - This bit enable the read-data phase of an operation.

source

pub fn usr_dummy(&self) -> USR_DUMMY_R

Bit 29 - This bit enable the dummy phase of an operation.

source

pub fn usr_addr(&self) -> USR_ADDR_R

Bit 30 - This bit enable the address phase of an operation.

source

pub fn usr_command(&self) -> USR_COMMAND_R

Bit 31 - This bit enable the command phase of an operation.