Struct esp32::spi0::sram_dwr_cmd::R

source ·
pub struct R(_);
Expand description

Register SRAM_DWR_CMD reader

Implementations§

Bits 0:15 - For SPI0 When cache mode is enable it is the write command value of command phase for SRAM.

Bits 28:31 - For SPI0 When cache mode is enable it is the in bits of command phase for SRAM. The register value shall be (bit_num-1).

Methods from Deref<Target = R<SRAM_DWR_CMD_SPEC>>§

Reads raw bits from register.

Trait Implementations§

The resulting type after dereferencing.
Dereferences the value.
Converts to this type from the input type.

Auto Trait Implementations§

Blanket Implementations§

Gets the TypeId of self. Read more
Immutably borrows from an owned value. Read more
Mutably borrows from an owned value. Read more

Returns the argument unchanged.

Calls U::from(self).

That is, this conversion is whatever the implementation of From<T> for U chooses to do.

The type returned in the event of a conversion error.
Performs the conversion.
The type returned in the event of a conversion error.
Performs the conversion.