Struct esp32::spi0::sram_dwr_cmd::R
source · pub struct R(_);
Expand description
Register SRAM_DWR_CMD
reader
Implementations§
source§impl R
impl R
sourcepub fn cache_sram_usr_wr_cmd_value(&self) -> CACHE_SRAM_USR_WR_CMD_VALUE_R
pub fn cache_sram_usr_wr_cmd_value(&self) -> CACHE_SRAM_USR_WR_CMD_VALUE_R
Bits 0:15 - For SPI0 When cache mode is enable it is the write command value of command phase for SRAM.
sourcepub fn cache_sram_usr_wr_cmd_bitlen(&self) -> CACHE_SRAM_USR_WR_CMD_BITLEN_R
pub fn cache_sram_usr_wr_cmd_bitlen(&self) -> CACHE_SRAM_USR_WR_CMD_BITLEN_R
Bits 28:31 - For SPI0 When cache mode is enable it is the in bits of command phase for SRAM. The register value shall be (bit_num-1).