1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
#[doc = "Register `CH%sCONF1` reader"]
pub struct R(crate::R<CHCONF1_SPEC>);
impl core::ops::Deref for R {
type Target = crate::R<CHCONF1_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl From<crate::R<CHCONF1_SPEC>> for R {
#[inline(always)]
fn from(reader: crate::R<CHCONF1_SPEC>) -> Self {
R(reader)
}
}
#[doc = "Register `CH%sCONF1` writer"]
pub struct W(crate::W<CHCONF1_SPEC>);
impl core::ops::Deref for W {
type Target = crate::W<CHCONF1_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl core::ops::DerefMut for W {
#[inline(always)]
fn deref_mut(&mut self) -> &mut Self::Target {
&mut self.0
}
}
impl From<crate::W<CHCONF1_SPEC>> for W {
#[inline(always)]
fn from(writer: crate::W<CHCONF1_SPEC>) -> Self {
W(writer)
}
}
#[doc = "Field `TX_START` reader - Set this bit to start sending data for channel0."]
pub type TX_START_R = crate::BitReader<bool>;
#[doc = "Field `TX_START` writer - Set this bit to start sending data for channel0."]
pub type TX_START_W<'a, const O: u8> = crate::BitWriter<'a, u32, CHCONF1_SPEC, bool, O>;
#[doc = "Field `RX_EN` reader - Set this bit to enbale receving data for channel0."]
pub type RX_EN_R = crate::BitReader<bool>;
#[doc = "Field `RX_EN` writer - Set this bit to enbale receving data for channel0."]
pub type RX_EN_W<'a, const O: u8> = crate::BitWriter<'a, u32, CHCONF1_SPEC, bool, O>;
#[doc = "Field `MEM_WR_RST` reader - Set this bit to reset write ram address for channel0 by receiver access."]
pub type MEM_WR_RST_R = crate::BitReader<bool>;
#[doc = "Field `MEM_WR_RST` writer - Set this bit to reset write ram address for channel0 by receiver access."]
pub type MEM_WR_RST_W<'a, const O: u8> = crate::BitWriter<'a, u32, CHCONF1_SPEC, bool, O>;
#[doc = "Field `MEM_RD_RST` reader - Set this bit to reset read ram address for channel0 by transmitter access."]
pub type MEM_RD_RST_R = crate::BitReader<bool>;
#[doc = "Field `MEM_RD_RST` writer - Set this bit to reset read ram address for channel0 by transmitter access."]
pub type MEM_RD_RST_W<'a, const O: u8> = crate::BitWriter<'a, u32, CHCONF1_SPEC, bool, O>;
#[doc = "Field `APB_MEM_RST` reader - Set this bit to reset W/R ram address for channel0 by apb fifo access"]
pub type APB_MEM_RST_R = crate::BitReader<bool>;
#[doc = "Field `APB_MEM_RST` writer - Set this bit to reset W/R ram address for channel0 by apb fifo access"]
pub type APB_MEM_RST_W<'a, const O: u8> = crate::BitWriter<'a, u32, CHCONF1_SPEC, bool, O>;
#[doc = "Field `MEM_OWNER` reader - This is the mark of channel0's ram usage right.1'b1:receiver uses the ram 0:transmitter uses the ram"]
pub type MEM_OWNER_R = crate::BitReader<bool>;
#[doc = "Field `MEM_OWNER` writer - This is the mark of channel0's ram usage right.1'b1:receiver uses the ram 0:transmitter uses the ram"]
pub type MEM_OWNER_W<'a, const O: u8> = crate::BitWriter<'a, u32, CHCONF1_SPEC, bool, O>;
#[doc = "Field `TX_CONTI_MODE` reader - Set this bit to continue sending from the first data to the last data in channel0 again and again."]
pub type TX_CONTI_MODE_R = crate::BitReader<bool>;
#[doc = "Field `TX_CONTI_MODE` writer - Set this bit to continue sending from the first data to the last data in channel0 again and again."]
pub type TX_CONTI_MODE_W<'a, const O: u8> = crate::BitWriter<'a, u32, CHCONF1_SPEC, bool, O>;
#[doc = "Field `RX_FILTER_EN` reader - This is the receive filter enable bit for channel0."]
pub type RX_FILTER_EN_R = crate::BitReader<bool>;
#[doc = "Field `RX_FILTER_EN` writer - This is the receive filter enable bit for channel0."]
pub type RX_FILTER_EN_W<'a, const O: u8> = crate::BitWriter<'a, u32, CHCONF1_SPEC, bool, O>;
#[doc = "Field `RX_FILTER_THRES` reader - in receive mode channel0 ignore input pulse when the pulse width is smaller then this value."]
pub type RX_FILTER_THRES_R = crate::FieldReader<u8, u8>;
#[doc = "Field `RX_FILTER_THRES` writer - in receive mode channel0 ignore input pulse when the pulse width is smaller then this value."]
pub type RX_FILTER_THRES_W<'a, const O: u8> =
crate::FieldWriter<'a, u32, CHCONF1_SPEC, u8, u8, 8, O>;
#[doc = "Field `REF_CNT_RST` reader - This bit is used to reset divider in channel0."]
pub type REF_CNT_RST_R = crate::BitReader<bool>;
#[doc = "Field `REF_CNT_RST` writer - This bit is used to reset divider in channel0."]
pub type REF_CNT_RST_W<'a, const O: u8> = crate::BitWriter<'a, u32, CHCONF1_SPEC, bool, O>;
#[doc = "Field `REF_ALWAYS_ON` reader - This bit is used to select base clock. 1'b1:clk_apb 1'b0:clk_ref"]
pub type REF_ALWAYS_ON_R = crate::BitReader<bool>;
#[doc = "Field `REF_ALWAYS_ON` writer - This bit is used to select base clock. 1'b1:clk_apb 1'b0:clk_ref"]
pub type REF_ALWAYS_ON_W<'a, const O: u8> = crate::BitWriter<'a, u32, CHCONF1_SPEC, bool, O>;
#[doc = "Field `IDLE_OUT_LV` reader - This bit configures the output signal's level for channel0 in IDLE state."]
pub type IDLE_OUT_LV_R = crate::BitReader<bool>;
#[doc = "Field `IDLE_OUT_LV` writer - This bit configures the output signal's level for channel0 in IDLE state."]
pub type IDLE_OUT_LV_W<'a, const O: u8> = crate::BitWriter<'a, u32, CHCONF1_SPEC, bool, O>;
#[doc = "Field `IDLE_OUT_EN` reader - This is the output enable control bit for channel0 in IDLE state."]
pub type IDLE_OUT_EN_R = crate::BitReader<bool>;
#[doc = "Field `IDLE_OUT_EN` writer - This is the output enable control bit for channel0 in IDLE state."]
pub type IDLE_OUT_EN_W<'a, const O: u8> = crate::BitWriter<'a, u32, CHCONF1_SPEC, bool, O>;
impl R {
#[doc = "Bit 0 - Set this bit to start sending data for channel0."]
#[inline(always)]
pub fn tx_start(&self) -> TX_START_R {
TX_START_R::new((self.bits & 1) != 0)
}
#[doc = "Bit 1 - Set this bit to enbale receving data for channel0."]
#[inline(always)]
pub fn rx_en(&self) -> RX_EN_R {
RX_EN_R::new(((self.bits >> 1) & 1) != 0)
}
#[doc = "Bit 2 - Set this bit to reset write ram address for channel0 by receiver access."]
#[inline(always)]
pub fn mem_wr_rst(&self) -> MEM_WR_RST_R {
MEM_WR_RST_R::new(((self.bits >> 2) & 1) != 0)
}
#[doc = "Bit 3 - Set this bit to reset read ram address for channel0 by transmitter access."]
#[inline(always)]
pub fn mem_rd_rst(&self) -> MEM_RD_RST_R {
MEM_RD_RST_R::new(((self.bits >> 3) & 1) != 0)
}
#[doc = "Bit 4 - Set this bit to reset W/R ram address for channel0 by apb fifo access"]
#[inline(always)]
pub fn apb_mem_rst(&self) -> APB_MEM_RST_R {
APB_MEM_RST_R::new(((self.bits >> 4) & 1) != 0)
}
#[doc = "Bit 5 - This is the mark of channel0's ram usage right.1'b1:receiver uses the ram 0:transmitter uses the ram"]
#[inline(always)]
pub fn mem_owner(&self) -> MEM_OWNER_R {
MEM_OWNER_R::new(((self.bits >> 5) & 1) != 0)
}
#[doc = "Bit 6 - Set this bit to continue sending from the first data to the last data in channel0 again and again."]
#[inline(always)]
pub fn tx_conti_mode(&self) -> TX_CONTI_MODE_R {
TX_CONTI_MODE_R::new(((self.bits >> 6) & 1) != 0)
}
#[doc = "Bit 7 - This is the receive filter enable bit for channel0."]
#[inline(always)]
pub fn rx_filter_en(&self) -> RX_FILTER_EN_R {
RX_FILTER_EN_R::new(((self.bits >> 7) & 1) != 0)
}
#[doc = "Bits 8:15 - in receive mode channel0 ignore input pulse when the pulse width is smaller then this value."]
#[inline(always)]
pub fn rx_filter_thres(&self) -> RX_FILTER_THRES_R {
RX_FILTER_THRES_R::new(((self.bits >> 8) & 0xff) as u8)
}
#[doc = "Bit 16 - This bit is used to reset divider in channel0."]
#[inline(always)]
pub fn ref_cnt_rst(&self) -> REF_CNT_RST_R {
REF_CNT_RST_R::new(((self.bits >> 16) & 1) != 0)
}
#[doc = "Bit 17 - This bit is used to select base clock. 1'b1:clk_apb 1'b0:clk_ref"]
#[inline(always)]
pub fn ref_always_on(&self) -> REF_ALWAYS_ON_R {
REF_ALWAYS_ON_R::new(((self.bits >> 17) & 1) != 0)
}
#[doc = "Bit 18 - This bit configures the output signal's level for channel0 in IDLE state."]
#[inline(always)]
pub fn idle_out_lv(&self) -> IDLE_OUT_LV_R {
IDLE_OUT_LV_R::new(((self.bits >> 18) & 1) != 0)
}
#[doc = "Bit 19 - This is the output enable control bit for channel0 in IDLE state."]
#[inline(always)]
pub fn idle_out_en(&self) -> IDLE_OUT_EN_R {
IDLE_OUT_EN_R::new(((self.bits >> 19) & 1) != 0)
}
}
impl W {
#[doc = "Bit 0 - Set this bit to start sending data for channel0."]
#[inline(always)]
#[must_use]
pub fn tx_start(&mut self) -> TX_START_W<0> {
TX_START_W::new(self)
}
#[doc = "Bit 1 - Set this bit to enbale receving data for channel0."]
#[inline(always)]
#[must_use]
pub fn rx_en(&mut self) -> RX_EN_W<1> {
RX_EN_W::new(self)
}
#[doc = "Bit 2 - Set this bit to reset write ram address for channel0 by receiver access."]
#[inline(always)]
#[must_use]
pub fn mem_wr_rst(&mut self) -> MEM_WR_RST_W<2> {
MEM_WR_RST_W::new(self)
}
#[doc = "Bit 3 - Set this bit to reset read ram address for channel0 by transmitter access."]
#[inline(always)]
#[must_use]
pub fn mem_rd_rst(&mut self) -> MEM_RD_RST_W<3> {
MEM_RD_RST_W::new(self)
}
#[doc = "Bit 4 - Set this bit to reset W/R ram address for channel0 by apb fifo access"]
#[inline(always)]
#[must_use]
pub fn apb_mem_rst(&mut self) -> APB_MEM_RST_W<4> {
APB_MEM_RST_W::new(self)
}
#[doc = "Bit 5 - This is the mark of channel0's ram usage right.1'b1:receiver uses the ram 0:transmitter uses the ram"]
#[inline(always)]
#[must_use]
pub fn mem_owner(&mut self) -> MEM_OWNER_W<5> {
MEM_OWNER_W::new(self)
}
#[doc = "Bit 6 - Set this bit to continue sending from the first data to the last data in channel0 again and again."]
#[inline(always)]
#[must_use]
pub fn tx_conti_mode(&mut self) -> TX_CONTI_MODE_W<6> {
TX_CONTI_MODE_W::new(self)
}
#[doc = "Bit 7 - This is the receive filter enable bit for channel0."]
#[inline(always)]
#[must_use]
pub fn rx_filter_en(&mut self) -> RX_FILTER_EN_W<7> {
RX_FILTER_EN_W::new(self)
}
#[doc = "Bits 8:15 - in receive mode channel0 ignore input pulse when the pulse width is smaller then this value."]
#[inline(always)]
#[must_use]
pub fn rx_filter_thres(&mut self) -> RX_FILTER_THRES_W<8> {
RX_FILTER_THRES_W::new(self)
}
#[doc = "Bit 16 - This bit is used to reset divider in channel0."]
#[inline(always)]
#[must_use]
pub fn ref_cnt_rst(&mut self) -> REF_CNT_RST_W<16> {
REF_CNT_RST_W::new(self)
}
#[doc = "Bit 17 - This bit is used to select base clock. 1'b1:clk_apb 1'b0:clk_ref"]
#[inline(always)]
#[must_use]
pub fn ref_always_on(&mut self) -> REF_ALWAYS_ON_W<17> {
REF_ALWAYS_ON_W::new(self)
}
#[doc = "Bit 18 - This bit configures the output signal's level for channel0 in IDLE state."]
#[inline(always)]
#[must_use]
pub fn idle_out_lv(&mut self) -> IDLE_OUT_LV_W<18> {
IDLE_OUT_LV_W::new(self)
}
#[doc = "Bit 19 - This is the output enable control bit for channel0 in IDLE state."]
#[inline(always)]
#[must_use]
pub fn idle_out_en(&mut self) -> IDLE_OUT_EN_W<19> {
IDLE_OUT_EN_W::new(self)
}
#[doc = "Writes raw bits to the register."]
#[inline(always)]
pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
self.0.bits(bits);
self
}
}
#[doc = "\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [chconf1](index.html) module"]
pub struct CHCONF1_SPEC;
impl crate::RegisterSpec for CHCONF1_SPEC {
type Ux = u32;
}
#[doc = "`read()` method returns [chconf1::R](R) reader structure"]
impl crate::Readable for CHCONF1_SPEC {
type Reader = R;
}
#[doc = "`write(|w| ..)` method takes [chconf1::W](W) writer structure"]
impl crate::Writable for CHCONF1_SPEC {
type Writer = W;
const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
}
#[doc = "`reset()` method sets CH%sCONF1 to value 0x0f20"]
impl crate::Resettable for CHCONF1_SPEC {
const RESET_VALUE: Self::Ux = 0x0f20;
}